Patent classifications
H01L21/00
Stretchable display device
Provided is a stretchable display device. The stretchable display device includes a substrate and a base pattern on the substrate, wherein the base pattern comprises a first portion, a second portion, and a connection portion configured to connect the first portion to the second portion. The stretchable display device includes a lower electrode on the first portion of the base pattern; an upper electrode on the lower electrode, a light emitting structure between the lower electrode and the upper electrode, and a protective layer configured to cover top and side surfaces of the upper electrode, side surfaces of the light emitting structure, a side surface of the lower electrode, and a portion of a side surface of the base pattern. The upper electrode extends to a top surface of the connection portion and a top surface of the second portion of the base pattern, and the first portion and the second portion of the base pattern extend in a first direction parallel to a top surface of the substrate. The first portion and the second portion are parallel to the top surface of the substrate and are spaced apart from each other in a second direction crossing the first direction. The connection portion extends in the second direction. A level of the lowermost surface of the protective layer is disposed between a bottom surface of the lower electrode and a bottom surface of the base pattern.
Photoresist layer surface treatment, cap layer, and method of forming photoresist pattern
A method of forming a pattern in a photoresist layer includes forming a photoresist layer over a substrate, and reducing moisture or oxygen absorption characteristics of the photoresist layer. The photoresist layer is selectively exposed to actinic radiation to form a latent pattern, and the latent pattern is developed by applying a developer to the selectively exposed photoresist layer to form a pattern.
Method for fabricating semiconductor device with protection layers
The present disclosure provides a method for fabricating a semiconductor device including performing a bonding process to bond a second die onto a first die, forming a first mask layer on the second die, forming a first opening along the first mask layer and the second die, and extending to the first die, forming isolation layers on sidewalls of the first opening, forming protection layers covering upper portions of the isolation layers, and forming a conductive filler layer in the first opening.
Multi-bump connection to interconnect structure and manufacturing method thereof
A method includes forming a package component comprising forming a dielectric layer, patterning the dielectric layer to form an opening, and forming a redistribution line including a via in the opening, a conductive pad, and a bent trace. The via is vertically offset from the conductive pad. The conductive pad and the bent trace are over the dielectric layer. The bent trace connects the conductive pad to the via, and the bent trace includes a plurality of sections with lengthwise directions un-parallel to each other. A conductive bump is formed on the conductive pad.
Semiconductor device and method for manufacturing the same
A semiconductor device includes a bottom electrode, a top electrode, a sidewall spacer, and a data storage element. The sidewall spacer is disposed aside the top electrode. The data storage element is located between the bottom electrode and the top electrode, and includes a ferroelectric material. The data storage element has a peripheral region which is disposed beneath the sidewall spacer and which has at least 60% of ferroelectric phase. A method for manufacturing the semiconductor device and a method for transforming a non-ferroelectric phase of a ferroelectric material to a ferroelectric phase are also disclosed.
METHOD FOR CHARACTERIZING MAGNETIC DEVICE
The present disclosure provides a method for characterizing magnetic properties of a target layer, including providing a first sample having a first structure, providing a second sample having a target layer over the first structure, obtaining a first magnetic property of the first sample, obtaining a second magnetic property of the second sample, and deriving a third magnetic property of the target layer according to the first magnetic property and the second magnetic property.
Transistor, integrated circuit, and manufacturing method
A transistor includes a first gate electrode, a composite channel layer, a first gate dielectric layer, and source/drain contacts. The composite channel layer is over the first gate electrode and includes a first capping layer, a crystalline semiconductor oxide layer, and a second capping layer stacked in sequential order. The first gate dielectric layer is located between the first gate electrode and the composite channel layer. The source/drain contacts are disposed on the composite channel layer.
Electronic device having inverted lead pins
An electronic device (e.g., integrated circuit) and method of making the electronic device is provided that reduces a strength of an electric field generated outside a package of the electronic device proximate to the low voltage lead pins. The electronic device includes a low voltage side and a high voltage side. The low voltage side includes a low voltage die attached to a low voltage die attach pad. Similarly, the high voltage side includes a high voltage die attached to a high voltage die attach pad. Lead pins are attached to each of the low and high voltage attach pads and extend out from a package of the electronic device in an inverted direction.
Package and manufacturing method thereof
A package includes a semiconductor carrier, a first die, a second die, a first encapsulant, a second encapsulant, and an electron transmission path. The first die is disposed over the semiconductor carrier. The second die is stacked on the first die. The first encapsulant laterally encapsulates the first die. The second encapsulant laterally encapsulates the second die. The electron transmission path is electrically connected to a ground voltage. A first portion of the electron transmission path is embedded in the semiconductor carrier, a second portion of the electron transmission path is aside the first die and penetrates through the first encapsulant, and a third portion of the electron transmission path is aside the second die and penetrates through the second encapsulant.
Passivation scheme design for wafer singulation
A method of forming a semiconductor device includes: forming first electrical components in a substrate in a first device region of the semiconductor device; forming a first interconnect structure over and electrically coupled to the first electrical components; forming a first passivation layer over the first interconnect structure, the first passivation layer extending from the first device region to a scribe line region adjacent to the first device region; after forming the first passivation layer, removing the first passivation layer from the scribe line region while keeping a remaining portion of the first passivation layer in the first device region; and dicing along the scribe line region after removing the first passivation layer.