H10B12/00

SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
20230023720 · 2023-01-26 ·

A semiconductor device with a small variation in characteristics is provided. A semiconductor device includes an oxide, a first conductor and a second conductor over the oxide, a first insulator over the first conductor, a second insulator over the second conductor, a third insulator over the first insulator and the second insulator, a fourth insulator over the third insulator, a fifth insulator that is over the oxide and placed between the first conductor and the second conductor, a sixth insulator over the fifth insulator, and a third conductor over the sixth insulator. The third conductor includes a region overlapping the oxide. The fifth insulator includes a region in contact with the oxide, the first conductor, the second conductor, and each of the first insulator to the fourth insulator. The fifth insulator contains nitrogen, oxygen, and silicon.

SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING SEMICONDUCTOR DEVICE

A semiconductor device with a small variation in characteristics is provided. The semiconductor device includes a first insulator; a second insulator having an opening over the first insulator; a third insulator that has a first depressed portion and is provided inside the opening; a first oxide that has a second depressed portion and is provided inside the first depressed portion; a second oxide provided inside the second depressed portion; a first conductor and a second conductor that are electrically connected to the second oxide and are apart from each other; a fourth insulator over the second oxide; and a third conductor including a region overlapping with the second oxide with the fourth insulator therebetween. The second oxide includes a first region, a second region, and a third region sandwiched between the first region and the second region in a top view. The first conductor includes a region overlapping with the first region and the second insulator. The second conductor includes a region overlapping with the second region and the second insulator. The third conductor includes a region overlapping with the third region.

Method of forming semiconductor memory device

A method of forming a semiconductor memory device includes the following steps. First of all, a substrate is provided, and a plurality of gates is formed in the substrate, along a first direction. Next, a semiconductor layer is formed on the substrate, covering the gates, and a plug is then in the semiconductor layer, between two of the gates. Then, a deposition process is performed to from a stacked structure on the semiconductor layer. Finally, the stacked structure is patterned to form a plurality of bit lines, with one of the bit lines directly in contact with the plug.

Memory device with memory cells comprising multiple transistors

A memory device with large storage capacity is provided. A NAND memory device includes a plurality of connected memory elements each provided with a writing transistor and a reading transistor. An oxide semiconductor is used in a semiconductor layer of the writing transistor, whereby a storage capacitor is not necessary or the size of the storage capacitor can be reduced. The reading transistor includes a back gate. When a reading voltage is applied to the back gate, data stored in the memory element is read out.

SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREOF
20230021814 · 2023-01-26 ·

A semiconductor structure includes a substrate, an isolation layer, a dielectric layer, an insulation layer, a conductor and a capping layer. The substrate has a concave portion. The isolation layer is located on a top surface of the substrate. The dielectric layer is located on the isolation layer. The insulation layer is located on a surface of the concave portion and extends to a sidewall of the isolation layer. The conductor is located on the insulation layer in the concave portion. The conductor has a first top surface and a second top surface, and the first top surface is closer to the dielectric layer than the second top surface. The capping layer is located in the concave portion and covers the conductor.

SEMICONDUCTOR DEVICE STRUCTURE AND METHOD MAKING THE SAME
20230232607 · 2023-07-20 ·

The present disclosure is in the field of semiconductor devices, in particular, to a semiconductor structure and a method of forming the same. The semiconductor structure includes: a substrate with a trench extending in a direction of the substrate; a capacitor fabricated in the trench, the capacitor includes a lower electrode disposed on an inner wall of the trench, a dielectric combination layer disposed on the lower electrode, and an upper electrode disposed on the dielectric combination layer; the dielectric combination layer includes a stacked structure composed of a nitride layer and an oxide layer. The device can increase the capacitance of the capacitor significantly and reduce the occurrence of charge leakage, thereby improving the electrical performance of the semiconductor memory device.

PATTERNING METHOD AND METHOD OF MANUFACTURING SEMICONDUCTOR STRUCTURE
20230230842 · 2023-07-20 ·

The present disclosure relates to a patterning method and a method of manufacturing a semiconductor structure. The patterning method includes: providing a base; forming a first patterned mask layer on a surface of the base, where the first patterned mask layer includes a plurality of first mask structures extending along a first direction, and the first mask structures are arranged at intervals; forming a first dielectric layer on the first patterned mask layer, where the first dielectric layer fills up a spacing region between the first mask structures and covers an upper surface of the first patterned mask layer; and etching the first dielectric layer to form a plurality of second mask structures extending along a second direction, where the second mask structures are arranged at intervals, and the second direction intersects with the first direction; and selectively etching the first mask structure and the second mask structure.

CAPACITOR AND SEMICONDUCTOR DEVICE INCLUDING THE CAPACITOR
20230231004 · 2023-07-20 · ·

Provided are a capacitor and a semiconductor device including the same. The capacitor includes: a dielectric layer having a perovskite crystal structure; and first and second electrodes spaced apart from each other with the dielectric layer therebetween. At least one of the first and second electrodes includes a metallic layer having a perovskite crystal structure, a first ionic layer having ionic properties, and a semiconductor layer.

METHOD FOR MANUFACTURING CAPACITOR ARRAY, CAPACITOR ARRAY, AND SEMICONDUCTOR DEVICE
20230231007 · 2023-07-20 · ·

A method for manufacturing a capacitor array includes: providing a substrate provided with a device area configured for forming a capacitor and a peripheral area located at a periphery of the device area; forming successively a first support layer and a first sacrificial layer on the substrate; etching the first sacrificial layer of the peripheral area to expose the first support layer, so as to form a first via; and filling the first via to form a support pillar.

METHOD FOR MANUFACTURING CAPACITOR ARRAY, CAPACITOR ARRAY, AND SEMICONDUCTOR DEVICE
20230231007 · 2023-07-20 · ·

A method for manufacturing a capacitor array includes: providing a substrate provided with a device area configured for forming a capacitor and a peripheral area located at a periphery of the device area; forming successively a first support layer and a first sacrificial layer on the substrate; etching the first sacrificial layer of the peripheral area to expose the first support layer, so as to form a first via; and filling the first via to form a support pillar.