G11C8/14

Semiconductor memory device

A semiconductor memory device according to an embodiment includes a substrate, a source line, word lines, a pillar, an outer peripheral conductive layer, a lower layer conductive layer, and a first contact. The substrate includes a core region and a first region. The outer peripheral conductive layer is provided to surround the core region in the first region. The outer peripheral conductive layer is included in a first layer. The lower layer conductive layer is provided in the first region. The first contact is provided on the lower layer conductive layer to surround the core region in the first region. An upper end of the first contact is included in the first layer. The first contact is electrically connected to the outer peripheral conductive layer.

Semiconductor memory device

A semiconductor memory device according to an embodiment includes a substrate, a source line, word lines, a pillar, an outer peripheral conductive layer, a lower layer conductive layer, and a first contact. The substrate includes a core region and a first region. The outer peripheral conductive layer is provided to surround the core region in the first region. The outer peripheral conductive layer is included in a first layer. The lower layer conductive layer is provided in the first region. The first contact is provided on the lower layer conductive layer to surround the core region in the first region. An upper end of the first contact is included in the first layer. The first contact is electrically connected to the outer peripheral conductive layer.

Semiconductor memory device and method for manufacturing semiconductor memory device
11594551 · 2023-02-28 · ·

A semiconductor memory device according to an embodiment includes: a stacked body alternately stacking first insulating layers and gate electrode layers in a first direction; first to third semiconductor layers in the stacked body extending in the first direction; first to third charge accumulation layers; and a second insulating layer in the stacked body extending in the first direction, the second insulating layer contacting the first semiconductor layer or the first charge accumulation layer in a plane perpendicular to the first direction. A first distance between two end surfaces of the gate electrode layer monotonically increases in the first direction in a first cross section parallel to the first direction. A second distance between two end surfaces of the gate electrode layer monotonically increases in the first direction, decreases, and then monotonically increases in a second cross section parallel to the first direction different from the first cross section.

Semiconductor memory device and method for manufacturing semiconductor memory device
11594551 · 2023-02-28 · ·

A semiconductor memory device according to an embodiment includes: a stacked body alternately stacking first insulating layers and gate electrode layers in a first direction; first to third semiconductor layers in the stacked body extending in the first direction; first to third charge accumulation layers; and a second insulating layer in the stacked body extending in the first direction, the second insulating layer contacting the first semiconductor layer or the first charge accumulation layer in a plane perpendicular to the first direction. A first distance between two end surfaces of the gate electrode layer monotonically increases in the first direction in a first cross section parallel to the first direction. A second distance between two end surfaces of the gate electrode layer monotonically increases in the first direction, decreases, and then monotonically increases in a second cross section parallel to the first direction different from the first cross section.

Apparatuses and methods for organizing data in a memory device

Systems, apparatuses, and methods related to organizing data to correspond to a matrix at a memory device are described. Data can be organized by circuitry coupled to an array of memory cells prior to the processing resources executing instructions on the data. The organization of data may thus occur on a memory device, rather than at an external processor. A controller coupled to the array of memory cells may direct the circuitry to organize the data in a matrix configuration to prepare the data for processing by the processing resources. The circuitry may be or include a column decode circuitry that organizes the data based on a command from the host associated with the processing resource. For example, data read in a prefetch operation may be selected to correspond to rows or columns of a matrix configuration.

Apparatuses and methods for organizing data in a memory device

Systems, apparatuses, and methods related to organizing data to correspond to a matrix at a memory device are described. Data can be organized by circuitry coupled to an array of memory cells prior to the processing resources executing instructions on the data. The organization of data may thus occur on a memory device, rather than at an external processor. A controller coupled to the array of memory cells may direct the circuitry to organize the data in a matrix configuration to prepare the data for processing by the processing resources. The circuitry may be or include a column decode circuitry that organizes the data based on a command from the host associated with the processing resource. For example, data read in a prefetch operation may be selected to correspond to rows or columns of a matrix configuration.

DECODING ARCHITECTURE FOR MEMORY DEVICES
20230238050 · 2023-07-27 ·

Methods, systems, and devices for a decoding architecture for memory devices are described. Word line plates of a memory array may each include a sheet of conductive material that includes a first portion extending in a first direction within a plane along with multiple fingers extending in a second direction within the plane. Two word line plates in a same plane may be activated via a shared electrode. Memory cells coupled with the two word line plates sharing the electrode, or a subset thereof, may represent a logical page for accessing memory cells. A memory cell may be accessed via a first voltage applied to a word line plate coupled with the memory cell and a second voltage applied to a pillar electrode coupled with the memory cell. Parallel or simultaneous access operations may be performed for two or more memory cells within a same page of memory cells.

MEMORY SUBWORD DRIVER CIRCUITS WITH COMMON TRANSISTORS AT WORD LINES
20230005519 · 2023-01-05 · ·

Memory subword driver circuits with common transistors are disclosed. In some examples, a subword driver block of a memory device includes a plurality of subword drivers each having an output configured to be coupled to a word line coupled to a plurality of memory cells. The outputs of a first subword driver and a second subword driver of the plurality of subword drivers are coupled to a common transistor and a common word driver line, where the first subword driver and the second subword driver are respectively coupled to a first main word line and a second main word line. In such configuration, the first and second subword drivers are coupled in cascade connection so that, responsive to an active first main word line and an inactive common word driver line, a non-active potential is provided to the first subword driver from the second subword driver via the common transistor.

MEMORY SUBWORD DRIVER CIRCUITS WITH COMMON TRANSISTORS AT WORD LINES
20230005519 · 2023-01-05 · ·

Memory subword driver circuits with common transistors are disclosed. In some examples, a subword driver block of a memory device includes a plurality of subword drivers each having an output configured to be coupled to a word line coupled to a plurality of memory cells. The outputs of a first subword driver and a second subword driver of the plurality of subword drivers are coupled to a common transistor and a common word driver line, where the first subword driver and the second subword driver are respectively coupled to a first main word line and a second main word line. In such configuration, the first and second subword drivers are coupled in cascade connection so that, responsive to an active first main word line and an inactive common word driver line, a non-active potential is provided to the first subword driver from the second subword driver via the common transistor.

Nonvolatile memory device

A nonvolatile memory device includes a substrate including a cell array region, a first gate electrode including an opening on the cell array region of the substrate, a plurality of second gate electrodes stacked above the first gate electrode and including convex portions having an outward curve extending toward the substrate, and a word line cutting region cutting the opening and the convex portions.