G11B20/10037

Readback waveform oversampling method and apparatus

A read channel is configured to obtain an analog readback waveform from a magnetic recording medium of a disk drive at a sampling rate of one sample per one written bit. A buffer is coupled the read channel. Circuitry is configured to inject a plurality of different phase offsets into the read channel for each of a plurality of revolutions of the medium. The circuitry is also configured to store, in a buffer, an amplitude of the readback waveform for each of the different phase offsets. The circuitry is further configured to generate an oversampled readback waveform using the amplitudes stored in the buffer.

MAGNETIC RECORDING INFORMATION PROCESSING DEVICE AND MAGNETIC RECORDING INFORMATION PROCESSING METHOD
20230410839 · 2023-12-21 ·

A magnetic recording information processing device which reads out information from a magnetic recording medium includes a magnetic head which reads the magnetic recording medium and outputs a magnetic reproduction waveform, an AD (analog-digital) conversion part which converts the magnetic reproduction waveform into a digital signal, a memory which accumulates the digital signal sampled at a first sampling period as data, a thinning-out processing part which samples the digital signal at a second sampling period longer than the first sampling period, a demodulation processing part which performs demodulation processing of the information, and a control part which causes the demodulation processing part to execute demodulation processing in real time based on the digital signal sampled by the thinning-out processing part. When the demodulation processing in real time has failed, the control part causes the demodulation processing part to execute demodulation processing based on the data accumulated in the memory.

Phase locking multiple clocks of different frequencies

Systems and methods are disclosed for phase locking multiple clocks of different frequencies. In certain embodiments, an apparatus may be configured to downsample a first clock having a first frequency and a second clock having a second frequency into downsampled clocks having the same frequency. The apparatus may adjust a frequency of the second clock so that the downsampled clocks are phase aligned. The apparatus may reset counters of the divider circuits that perform the downsampling so align them to a counter for the first clock. A counter for the second clock may also be reset to align with the counter for the first clock. The synchronized clocks may be applied in data storage operations, such as self-servo writing operations, where the first clock may be a read clock and the second clock may be a write clock.

METHOD AND APPARATUS FOR A ONE BIT PER SYMBOL TIMING RECOVERY PHASE DETECTOR
20210021401 · 2021-01-21 ·

Embodiments are disclosed for timing recovery used in conjunction with a phase detector embedded in a receiver of a communication system. An example method includes receiving, via a receiver of a communication system, an input signal. The input signal encodes a plurality of bits in a number of amplitude levels. The method further includes using an analog to digital converter to generate a sampled signal based on the input signal. The method further includes using a first interpolation filter to filter the sampled signal. The method further includes using a second interpolation filter to filter the sampled signal. The method further includes using a first non-linear device to process an output of the first interpolation filter. The method further includes using a second non-linear device to process an output of the second interpolation filter. The method further includes performing a mathematical operation on an output of the first non-linear device with an output of the second non-linear device to generate phase information.

Method and apparatus for a one bit per symbol timing recovery phase detector
10887077 · 2021-01-05 · ·

Embodiments are disclosed for timing recovery used in conjunction with a phase detector embedded in a receiver of a communication system. An example method includes receiving, via a receiver of a communication system, an input signal. The input signal encodes a plurality of bits in a number of amplitude levels. The method further includes using an analog to digital converter to generate a sampled signal based on the input signal. The method further includes using a first interpolation filter to filter the sampled signal. The method further includes using a second interpolation filter to filter the sampled signal. The method further includes using a first non-linear device to process an output of the first interpolation filter. The method further includes using a second non-linear device to process an output of the second interpolation filter. The method further includes performing a mathematical operation on an output of the first non-linear device with an output of the second non-linear device to generate phase information.

STORAGE DEVICES FOR EXTERNAL DATA ACQUISITION
20200411048 · 2020-12-31 ·

A system includes a system-on-a-chip integrated circuit and a preamplifier integrated circuit. The system-on-a-chip integrated circuit includes an interface configured to receive an analog sensor signal and a read/write channel configured to digitize the analog sensor signal. The preamplifier integrated circuit is communicatively coupled to the system-on-a-chip integrated circuit and is configured to amplify the analog sensor signal.

Storage devices for external data acquisition

A system includes a system-on-a-chip integrated circuit and a preamplifier integrated circuit. The system-on-a-chip integrated circuit includes an interface configured to receive an analog sensor signal and a read/write channel configured to digitize the analog sensor signal. The preamplifier integrated circuit is communicatively coupled to the system-on-a-chip integrated circuit and is configured to amplify the analog sensor signal.

Multi-signal realignment for changing sampling clock

An apparatus may include a circuit configured to receive first and second samples of an underlying data from respective first and second sample periods and which correspond to respective first and second sensors, a phase control value may have first and second values during respective first and second sample periods. The phase control value may be a control value for a sample clock signal. The circuit may also determine a difference in the phase control value between the first value and the second value. The circuit may then digitally interpolate the first and second samples to produce a phase shifted first and second samples where the digital interpolation of at least one of the first and second samples mat be at least in part based on the difference in the phase control value to compensate for a phase misalignment between the first sample and the second sample.

READBACK WAVEFORM OVERSAMPLING METHOD AND APPARATUS
20200251132 · 2020-08-06 ·

A read channel is configured to obtain an analog readback waveform from a magnetic recording medium of a disk drive at a sampling rate of one sample per one written bit. A buffer is coupled the read channel. Circuitry is configured to inject a plurality of different phase offsets into the read channel for each of a plurality of revolutions of the medium. The circuitry is also configured to store, in a buffer, an amplitude of the readback waveform for each of the different phase offsets. The circuitry is further configured to generate an oversampled readback waveform using the amplitudes stored in the buffer.

Approximated parameter adaptation

An apparatus can include a circuit configured to process an input signal using a set of channel parameters. The circuit can produce, using a first adaptation algorithm, a first set of channel parameters for use by the circuit as the set of channel parameters in processing the input signal. The circuit can further approximate a second set of channel parameters of a second adaptation algorithm for use by the circuit as the set of channel parameters in processing the input signal based on the first set of channel parameters and a relationship between a third set of channel parameters generated using the first adaptation algorithm and a fourth set of channel parameters generated using the second adaptation algorithm. In addition, the circuit can perform the processing of the input signal using the second set of channel parameters as the set of channel parameters.