H01L23/34

SEMICONDUCTOR DEVICE AND MEASUREMENT DEVICE

A semiconductor device includes an electronic component that includes an oscillator and has terminals on one face. A semiconductor chip is electrically connected to the electronic component and also includes terminals on one face thereof. The electronic component and the semiconductor chip are mounted to a mounting base such that the terminals of the electronic component and the terminals of the semiconductor chip face in the same direction. First bonding wires are connected to the terminals of the semiconductor chip, and second bonding wires having an apex height smaller than that of the first bonding wires connect the terminals of the electronic component to the terminals of the semiconductor chip. A sealing member completely seals within at least the electronic component.

SEMICONDUCTOR DEVICE AND MEASUREMENT DEVICE

A semiconductor device includes an electronic component that includes an oscillator and has terminals on one face. A semiconductor chip is electrically connected to the electronic component and also includes terminals on one face thereof. The electronic component and the semiconductor chip are mounted to a mounting base such that the terminals of the electronic component and the terminals of the semiconductor chip face in the same direction. First bonding wires are connected to the terminals of the semiconductor chip, and second bonding wires having an apex height smaller than that of the first bonding wires connect the terminals of the electronic component to the terminals of the semiconductor chip. A sealing member completely seals within at least the electronic component.

METHOD AND APPARATUS TO FACILITATE DIRECT SURFACE COOLING OF A CHIP WITHIN A 3D STACK OF CHIPS USING OPTICAL INTERCONNECT
20180006007 · 2018-01-04 ·

In one embodiment, the disclosure relates to a system of stacked and connected layers of circuits that includes at least one pair of adjacent layers having very few physical (electrical) connections. The system includes multiple logical connections. The logical interconnections may be made with light transmission. A majority of physical connections may provide power. The physical interconnections may be sparse, periodic and regular. The exemplary system may include physical space (or gap) between the a pair of adjacent layers having few physical connections. The space may be generally set by the sizes of the connections. A constant flow of coolant (gaseous or liquid) may be maintained between the adjacent pair of layers in the space.

METHOD AND APPARATUS TO FACILITATE DIRECT SURFACE COOLING OF A CHIP WITHIN A 3D STACK OF CHIPS USING OPTICAL INTERCONNECT
20180006007 · 2018-01-04 ·

In one embodiment, the disclosure relates to a system of stacked and connected layers of circuits that includes at least one pair of adjacent layers having very few physical (electrical) connections. The system includes multiple logical connections. The logical interconnections may be made with light transmission. A majority of physical connections may provide power. The physical interconnections may be sparse, periodic and regular. The exemplary system may include physical space (or gap) between the a pair of adjacent layers having few physical connections. The space may be generally set by the sizes of the connections. A constant flow of coolant (gaseous or liquid) may be maintained between the adjacent pair of layers in the space.

Semiconductor Devices and Methods of Formation Thereof

In one embodiment, a semiconductor device includes a first contact pad disposed at a top side of a workpiece, a second contact pad disposed at the top side of the workpiece. An isolation region is disposed between the first contact pad and the second contact pad. A metal strip is disposed at least partially within the isolation region. The metal strip is not coupled to an external potential node.

Semiconductor Devices and Methods of Formation Thereof

In one embodiment, a semiconductor device includes a first contact pad disposed at a top side of a workpiece, a second contact pad disposed at the top side of the workpiece. An isolation region is disposed between the first contact pad and the second contact pad. A metal strip is disposed at least partially within the isolation region. The metal strip is not coupled to an external potential node.

Heat conduction pattern for cooling a power module

A semiconductor module includes: a switching device including a gate pad; an output unit including an output pad connected with the gate pad of the switching device through a wire and outputting a drive signal from the output pad to the switching device; a temperature protection circuit detecting temperature and performing protection operation; and a heat conduction pattern connected with the output pad, extending from the output pad toward the temperature protection circuit, and conducting heat generated at the switching device to the temperature protection circuit.

DISPLAY ASSEMBLY AND DISPLAY DEVICE
20230240058 · 2023-07-27 ·

The display assembly includes a display module, a flexible printed board, an integrated circuit chip, and a composite tape. The integrated circuit chip and a binding portion of the flexible printed board are respectively in binding connection with the display module. The composite tape includes: a conductive fabric layer comprising a first part and a second part, the first part covering the integrated circuit chip and the binding portion, and the second part covering at least part of a grounding portion of the flexible printed board; and an insulating film layer on a side of the conductive fabric layer facing the integrated circuit chip and the flexible printed board, and including a third part, which is at the first part of the conductive fabric layer and covering the integrated circuit chip and the binding portion, and the insulating film layer avoiding the at least part of the grounding portion.

THERMOELECTRIC MODULE AND OPTICAL MODULE

A thermoelectric module includes a substrate; a thermoelectric element; a bonding portion including an electrode that bonds the substrate and the thermoelectric element; an organic material film that covers a front surface of the bonding portion; and an inorganic material film that covers the organic material film.

Stacked-die MEMS resonator

A low-profile packaging structure for a microelectromechanical-system (MEMS) resonator system includes an electrical lead having internal and external electrical contact surfaces at respective first and second heights within a cross-sectional profile of the packaging structure and a die-mounting surface at an intermediate height between the first and second heights. A resonator-control chip is mounted to the die-mounting surface of the electrical lead such that at least a portion of the resonator-control chip is disposed between the first and second heights and wire-bonded to the internal electrical contact surface of the electrical lead. A MEMS resonator chip is mounted to the resonator-control chip in a stacked die configuration and the MEMS resonator chip, resonator-control chip and internal electrical contact and die-mounting surfaces of the electrical lead are enclosed within a package enclosure that exposes the external electrical contact surface of the electrical lead at an external surface of the packaging structure.