H03F2200/435

RECEIVING CIRCUIT AND OPTICAL RECEIVER

The first and second input terminals are configured to receive first and second current signal respectively. The first FET has a first current terminal electrically connected to the first input terminal, a second current terminal electrically connected to the second input terminal, and a first control terminal receiving a first control signal. The first TIA circuit has a first input node which is electrically connected to the first current terminal. The first TIA circuit converts a current signal received at the first input node to the first voltage signal. The second TIA circuit has a second input node which is electrically connected to the second current terminal. The second TIA circuit converts a current signal received at the second input node to the second voltage signal. The control circuit generates the first control signal in accordance with a difference between the first and second voltage signals.

Radio transmitter
11012046 · 2021-05-18 · ·

In a gain control device, a gain control voltage adjust circuit includes a time-constant circuit and outputs an adjusted gain control voltage depending on an adjustment signal and a control voltage generated by a differential amplifier upon input of the adjustment signal. An adjustment signal generation circuit outputs the adjustment signal during an adjustment signal output period. This period is a specified period before a first burst signal is output from a signal output unit and where a burst signal is not output from the signal output unit. The adjustment signal is to make the adjusted gain control voltage closer to a target voltage. The target voltage is a gain control voltage output from the gain control voltage adjust circuit and corresponding to a steady part of a second burst signal. The second burst signal is a burst signal output before the first burst signal.

OPTICAL RECEIVER AND TRANSIMPEDANCE AMPLIFIER CIRCUIT

An optical receiver disclosed includes a bias terminal, an input terminal, a photodiode, an amplifier circuit, a first resistor, a bypass circuit, a filter circuit, and a control circuit. The photodiode receives a bias from the filter circuit through the bias terminal, and outputs a current signal to the amplifier circuit through the input terminal. The amplifier circuit converts an input current to an output voltage. The bypass circuit electrically connected to the input terminal decreases a first input impedance viewed from the input terminal, when activated, and increases the first input impedance, when deactivated. The filter circuit increases a second input impedance viewed from the bias terminal, when a dumping function thereof is activated, and decreases the second input impedance, when the dumping function is deactivated. The control circuit activates the dumping function and the bypass circuit, when the output voltage is larger than a certain voltage.

TRANSIMPEDANCE AMPLIFIER CIRCUIT

A transimpedance amplifier (TIA) circuit disclosed includes an input terminal, a first TIA circuit, a second TIA circuit, a field effect transistor (FET), and a gain control circuit. The first TIA circuit outputs a voltage signal from a first output in accordance with an input current received at a first input electrically connected to the input terminal. The second TIA circuit outputs a reference signal from a second output. The FET varies a resistance between a first current terminal and a second current terminal in accordance with a control signal applied to a control terminal. The first current terminal is electrically connected to the input terminal. The second current terminal is electrically connected to the second output of the second TIA circuit. The gain control circuit detects an amplitude of the voltage signal and generates the control signal according to a detection result of the amplitude.

AMPLIFIER SYSTEM WITH REDUCED VOLTAGE SWING
20210067111 · 2021-03-04 ·

According to one aspect, embodiments of the invention provide an amplifier system comprising a first phase shifter configured to generate, based on an input signal, a first signal and a second signal, the second signal being out of phase with the first signal, a first amplifier configured to apply a first gain to the first signal to produce a gain adjusted first signal, a second amplifier configured to apply a second gain to the second signal to produce a gain adjusted second signal, a second phase shifter configured to combine the gain adjusted first and second signals to produce an output signal, and a controller configured to identify a high voltage swing across the first amplifier and, in response to identifying the high voltage swing, adjust the first gain to reduce output power of the first amplifier and adjust the second gain to increase output power of the second amplifier.

PA COARSE COMPLEX VSWR DETECTION (QUADRANT) FOR ANALOG-ASSISTED DPD AND PA LOAD MODULATION OPTIMIZATION

The present disclosure pertains to a power amplifier system that promotes enhanced signal linearity and overall system efficiency. The system includes a power amplifier with an amplification path for a radio frequency (RF) signal, and detector circuitry operationally linked to sample locations along this path. The detector circuitry captures and transmits signal characteristics of the RF signal. A voltage standing wave ratio (VSWR) quadrant data generator in communication with the detector circuitry generates VSWR quadrant data based on the detected signal characteristics. The baseband circuitry, comprised of a memory unit preconfigured with digital pre-distortion (DPD) coefficients and a DPD processor, controls the shaping of pre-distortion applied to the RF signal based on the VSWR data, thereby enhancing signal linearity. The components of the system interconnect and collaboratively function to optimize the performance and efficiency of the power amplifier system.

ENVELOPE TRACKING POWER MANAGEMENT APPARATUS INCORPORATING MULTIPLE POWER AMPLIFIERS
20210211108 · 2021-07-08 ·

An envelope tracking (ET) power management apparatus incorporating multiple power amplifiers is provided. The ET power management apparatus includes a single ET integrated circuit (ETIC) configured to provide multiple ET voltages to the multiple power amplifiers for amplifying a radio frequency (RF) signal concurrently. The ETIC includes multiple first ET voltage circuits configured to generate multiple first ET voltages and a second ET voltage circuit configured to generate a second ET voltage. The ETIC is configured to provide each of the first ET voltages to an output stage amplifier(s) in a respective one of the power amplifiers and provide the second ET voltage to a driver stage amplifier in all of the power amplifiers. By supporting the multiple power amplifiers using a single ETIC, it is possible to reduce footprint, power consumption, and heat dissipation in an electronic device employing the ET power management apparatus.

AMPLIFIER INTERFACE AND AMPLIFICATION METHODS FOR ULTRASOUND DEVICES
20210029450 · 2021-01-28 ·

Amplifier architecture that allows low-cost class-D audio amplifiers to be compatible with ultrasonic signals, as well as loads presented by thin-film ultrasonic transducers. The amplifier architecture replaces the traditional capacitor used as an output filter in the class-D amplifier with the natural capacitance of the ultrasonic transducer load, and employs relative impedance magnitudes to create an under-damped low-pass filter that boosts voltage in the ultrasonic frequency band of interest. The amplifier architecture includes a secondary feedback loop to ensure that correct output voltage levels are provided.

Analog based speaker thermal protection in class-D amplifiers

A circuit comprises a sensing resistor with a resistance Rs, a first amplifier circuit with a first gain factor G, a second amplifier circuit with a second gain factor (1/A), a third amplifier circuit, a current mirror, a buffer, and a peak voltage detector. The first amplifier circuit is coupled to the sensing resistor at a first node and a second node and to the second amplifier circuit, which is further coupled to the current mirror. The buffer is coupled to the current mirror and to the third amplifier circuit, which is further coupled to the peak voltage detector and configured to receive a voltage across a load and a voltage on a ground node. In some implementations, the load is a speaker. In some implementations, a filter is coupled between the first and the second amplifier circuits.

Power amplifier system

A power amplifier system having a power amplifier with a signal input and a signal output, bias circuitry coupled to the signal input, and a radio frequency (RF) peak detector having an input coupled to the signal output is disclosed. The RF peak detector is configured to generate a peak voltage signal. Temperature-compensated overvoltage protection circuitry coupled between an output of the RF peak detector and a control input of the bias circuitry is configured to respond to the peak voltage signal crossing over a predetermined peak voltage threshold and to provide an overvoltage protection control signal to cause the bias circuitry to adjust biasing for the power amplifier to reduce an overvoltage condition at the RF peak detector input.