H03F2200/453

DIFFERENTIAL AMPLIFIER CIRCUIT, RECEPTION CIRCUIT, AND SEMICONDUCTOR INTEGRATED CIRCUIT
20220302889 · 2022-09-22 ·

In a differential amplifier circuit, a differential amplifier circuit unit includes: first and second transistors provided between a current source circuit and a load circuit, which receives differential input signals at gates to generate differential output signals at drains; and a third transistor connected between sources of the first and second transistors, which receives a control signal at a gate. A replica amplifier circuit unit includes: a voltage generation circuit which generates first and second reference voltages; first and second replica transistors which receives the first and second reference voltages at gates to generate replica output signals at drains; a third replica transistor connected between sources of the first and second replica transistors, which receives the control signal at a gate; and an operational amplifier which generates the control signal according to a difference between at least one of the first and second reference voltages and the replica output signal.

STABILIZING COMMON MODE OF DIFFERENTIAL SWITCHING OUTPUT STAGE

Differential switching output stage for audio, power and digital data transmission can cause a common mode error due to asymmetric transition between positive and negative outputs. Systems and methods are provided for common mode error correction. In particular, summing nodes, novel error amps an edge switching can be used for common-mode feedback (CMFB) in differential signaling and other applications.

DEVICES AND METHODS INVOLVING POWER-AMPLIFICATION ARCHITECTURE USING T-NETWORK
20220103141 · 2022-03-31 ·

In certain examples, the disclosure involves or is directed to a circuit-based apparatus that has a T-network, and a plurality of circuit paths with a first path having a first switching node to respond to an RF input signal that is characterized by a first phase, and with a second path having a second switching node to respond to the RF input signal characterized by a second phase that is different than the first phase. The circuit paths may be configured as a push-pull amplification circuit. The T-network may be arranged between the first and second switching nodes and may include a variable impedance circuit. The variable impedance circuit may be adjusted, in accordance with a selected frequency of the RF input signal. The T-network may be characterized by a resonance frequency shunts a second harmonic current associated with the resonance frequency, thereby permitting for use of different selected frequencies.

Comparator integration time stabilization technique utilizing common mode mitigation scheme

Aspects of the present disclosure provide a method for regulating an integration current of a sensing amplifier. The sensing amplifier includes a first input transistor and a second input transistor, wherein a source of the first input transistor and a source of the second input transistor are coupled to a source node. The method includes pulling a current from or sourcing the current to the source node, measuring the integration current, comparing the measured integration current with a reference signal, and adjusting the current pulled from or sourced to the source node based on the comparison.

SELF-CALIBRATED INPUT VOLTAGE-AGNOSTIC REPLICA-BIASED CURRENT SENSING APPARATUS

A current sensing topology uses an amplifier with capacitively coupled inputs in feedback to sense the input offset of the amplifier, which can be compensated for during measurement. The amplifier with capacitively coupled inputs in feedback is used to: operate the amplifier in a region where the input common-mode specifications are relaxed, so that the feedback loop gain and/or bandwidth is higher; operate the sensor from the converter input voltage by employing high-PSRR (power supply rejection ratio) regulators to create a local, clean supply voltage, causing less disruption to the power grid in the switch area; sample the difference between the input voltage and the controller supply, and recreate that between the drain voltages of the power and replica switches; and compensate for power delivery network related (PDN-related) changes in the input voltage during current sensing.

Standby Voltage Condition for Fast RF Amplifier Bias Recovery
20230396217 · 2023-12-07 ·

Various methods and circuital arrangements for biasing one or more gates of stacked transistors of an amplifier are possible where the amplifier is configured to operate in at least an active mode and a standby mode. Circuital arrangements can reduce bias circuit standby current during operation in the standby mode while allowing a quick recovery to normal operating conditions of the amplifier. Biasing an input transistor of the stacked transistors can be obtained by using a replica stack circuit.

Input current-tolerant amplifier input stage for MEMS sensors and other devices
11140493 · 2021-10-05 · ·

An interface circuit comprises a signal path including a front-end charge amplifier coupling an input of the interface circuit to an output of the interface circuit, and a DC control loop separate from the signal path. In some implementations, the interface circuit is part of a MEMS sensor that includes a MEMS transducer having an output coupled to the input of the interface circuit. The interface circuit can, in some cases, allow faster settling of the circuit to its steady-state operating point.

Doherty amplifier circuit with integrated harmonic termination

In a Doherty amplifier, outputs of first (main) and second (peak) transistors are connected by a combined impedance inverter and harmonic termination circuit. The harmonic termination circuit incorporates a predetermined part of the impedance inverter, and provides a harmonic load impedance at a targeted harmonic frequency (e.g., the second harmonic). Control of the amplitude and phase of the harmonic load impedance facilitates shaping of the drain current and voltage waveforms to maximize gain and efficiency, while maintaining a good load modulation at a fundamental frequency. Particularly for Group III nitride semiconductors, such as GaN, both harmonic control and output impedance matching circuits may be eliminated from the outputs of each transistor. The combined impedance inverter and harmonic termination circuit reduces the amplifier circuit footprint, for high integration and low power consumption.

Amplifier

An amplifier includes: a first input transistor connected to a first input, a first output, and a power source or a ground, a second input transistor connected to a second input, a second output, and the power source or the ground; a first replica transistor connected to the first input, a detection node, and the power source or the ground; a second replica transistor connected to the second input, the detection node, and the power source or the ground; and a bias transistor connected to a bias voltage, the detection node, and the power source or the ground.

Calibrating Resistance for Data Drivers
20210175875 · 2021-06-10 ·

A data transmitter includes: a plurality of parallel driver slices, a first slice of the plurality of parallel driver slices having a first signal generator circuit with a first transistor coupled to a data signal and in series with a second transistor coupled to a first bias signal; and a first bias circuit including a third transistor and a fourth transistor in series with a first current source, the first bias circuit further including a first operational amplifier (op amp) having a first input coupled to a first reference voltage and a second input coupled between the fourth transistor and the first current source, an output of the first op amp configured to provide the first bias signal to the second transistor and to the third transistor.