Patent classifications
H03K3/84
Numerically-controlled oscillator with dithered coarse and fine splitter
A numerically-controlled oscillator (NCO) includes a phase accumulator (PA) which has a first input adapted to receive a phase increment, a second input adapted to receive a clock signal, and a third input adapted to receive a reset signal. The PA provides an instantaneous phase at an output. The NCO includes a dithered splitter which has an input coupled to receive the instantaneous phase. The dithered splitter dithers the instantaneous phase using a pseudo-random binary sequence (PRBS) and provides a dithered course phase and a dithered fine phase. The NCO includes a polynomial approximation unit which has a first input coupled to receive the dithered course phase and a second input coupled to receive the dithered fine phase. The polynomial approximation unit provides a sequence of numbers representing a discrete sinusoidal signal.
Numerically-controlled oscillator with dithered coarse and fine splitter
A numerically-controlled oscillator (NCO) includes a phase accumulator (PA) which has a first input adapted to receive a phase increment, a second input adapted to receive a clock signal, and a third input adapted to receive a reset signal. The PA provides an instantaneous phase at an output. The NCO includes a dithered splitter which has an input coupled to receive the instantaneous phase. The dithered splitter dithers the instantaneous phase using a pseudo-random binary sequence (PRBS) and provides a dithered course phase and a dithered fine phase. The NCO includes a polynomial approximation unit which has a first input coupled to receive the dithered course phase and a second input coupled to receive the dithered fine phase. The polynomial approximation unit provides a sequence of numbers representing a discrete sinusoidal signal.
CLOCK SIGNAL GENERATION CIRCUIT AND METHOD, AND ELECTRONIC DEVICE
Provided are a clock signal production circuit, a clock signal production method, and an electronic device, relating to the technical field of communications. In the clock signal production circuit, by digital circuits such as a control word generation circuit, an initial clock generation circuit, and a spread spectrum clock generation circuit, a frequency control word is first generated on the basis of spread spectrum parameters, an initial clock signal of a target duty cycle is then generated on the basis of the frequency control word, and spread spectrum processing is finally performed on the basis of the target duty cycle of the initial clock signal and the frequency control word to obtain a spread spectrum clock signal, i.e., the entire spread spectrum process is executed by the digital circuits. Therefore, it is not necessary to control the electronic device comprising the clock signal production circuit to stop working, i.e., the normal operation of the electronic device is not affected. Moreover, according to the clock signal production circuit, real-time adjustment of spread spectrum parameters (such as spread spectrum depth) that affect a spread spectrum result can be implemented, and the spread spectrum flexibility is relatively high.
Method and apparatus for generation of multiphase stochastic binary string
Some of the disclosed methods and apparatuses use several types of stochastic binary string (SBS) generators to generate SBS sequences based on the particular values to be multiplied. Some embodiments use a multiphase SBS generator to more efficiently generate multiple SBS sequences that are offset from one another in “phase”.
Method and apparatus for generation of multiphase stochastic binary string
Some of the disclosed methods and apparatuses use several types of stochastic binary string (SBS) generators to generate SBS sequences based on the particular values to be multiplied. Some embodiments use a multiphase SBS generator to more efficiently generate multiple SBS sequences that are offset from one another in “phase”.
INTEGRATED CIRCUIT (IC) AND ELECTRONIC APPARATUS
An embodiment of an IC is provided. The IC includes a memory, a controller, an intrusion detector and a memory clear circuit. The memory is configured to store sensitive data. The controller is configured to access the memory. The intrusion detector is configured to detect whether an intrusion event is present in response to an input signal. The memory clear circuit is configured to clear the sensitive data of the memory when the intrusion detector detects the intrusion event.
INTEGRATED CIRCUIT (IC) AND ELECTRONIC APPARATUS
An embodiment of an IC is provided. The IC includes a memory, a controller, an intrusion detector and a memory clear circuit. The memory is configured to store sensitive data. The controller is configured to access the memory. The intrusion detector is configured to detect whether an intrusion event is present in response to an input signal. The memory clear circuit is configured to clear the sensitive data of the memory when the intrusion detector detects the intrusion event.
SR FLIP-FLOP BASED PHYSICAL UNCLONABLE FUNCTIONS FOR HARDWARE SECURITY
The present disclosure presents various systems and methods for implementing a physical unclonable function device. One such method comprises providing an integrated circuit having a plurality of set/reset flip flop logic circuits, wherein each of the set/reset flip flop logic circuits enters a metastable state for a particular input sequence. The method includes varying circuit parameters for each of the plurality of set/reset flip flop logic circuits to account for manufacturing variations in the set/reset flip flop logic circuits and enable generating a stable but random output in response to the particular input sequence. Thus, by applying the particular input sequence to the integrated circuit, a unique identifier for the integrated circuit can be derived from an output response of the plurality of set/reset flip flop logic circuits.
Power supplier circuit and operation method
A power supplier circuit supplies a power signal to a codec of an audio apparatus. The power supplier circuit includes a random sequence generation circuit, a control circuit, and a power circuit. The random sequence generation circuit generates a random sequence. The control circuit outputs a first control signal according to the random sequence, a first reference signal, and the power signal. The power circuit generates the power signal according to the first control signal, such that the power signal is spread in response to the random sequence.
Power supplier circuit and operation method
A power supplier circuit supplies a power signal to a codec of an audio apparatus. The power supplier circuit includes a random sequence generation circuit, a control circuit, and a power circuit. The random sequence generation circuit generates a random sequence. The control circuit outputs a first control signal according to the random sequence, a first reference signal, and the power signal. The power circuit generates the power signal according to the first control signal, such that the power signal is spread in response to the random sequence.