Patent classifications
H03K6/04
Switched power control circuits for controlling the rate of providing voltages to powered circuits, and related systems and methods
Switched power control circuits for controlling the rate of providing voltages to powered circuits are disclosed. In one aspect, a switched power control circuit is provided that is configured to control activation of a headswitch circuit such that the headswitch circuit gradually provides a supply voltage to a powered circuit rather than providing full supply voltage in a substantially instantaneous manner. To gradually ramp up an output voltage, the headswitch circuit is configured to provide the output voltage to the powered circuit in response to a control signal received on a control input. The control signal is generated by a control circuit in response to an enable signal. To prevent the headswitch circuit from providing the full supply voltage to the powered circuit instantaneously, a current sink circuit is configured to control a ramping rate of the output voltage generated by the headswitch circuit.
SWITCHED POWER CONTROL CIRCUITS FOR CONTROLLING THE RATE OF PROVIDING VOLTAGES TO POWERED CIRCUITS, AND RELATED SYSTEMS AND METHODS
Switched power control circuits for controlling the rate of providing voltages to powered circuits are disclosed. In one aspect, a switched power control circuit is provided that is configured to control activation of a headswitch circuit such that the headswitch circuit gradually provides a supply voltage to a powered circuit rather than providing full supply voltage in a substantially instantaneous manner. To gradually ramp up an output voltage, the headswitch circuit is configured to provide the output voltage to the powered circuit in response to a control signal received on a control input. The control signal is generated by a control circuit in response to an enable signal. To prevent the headswitch circuit from providing the full supply voltage to the powered circuit instantaneously, a current sink circuit is configured to control a ramping rate of the output voltage generated by the headswitch circuit.
SYSTEM, METHOD, AND APPARATUS FOR GENERATING A RAMP SIGNAL WITH A CHANGING SLOPE
A device for generating a ramp signal with a changing slope is disclosed. The device may comprise a processor configured to generate a variable signal. The device may also comprise a phase-locked loop (PLL) circuit configured to receive the variable signal and a reference clock signal, generate a changing ramp clock signal based on the variable signal and the reference clock signal, and output the generated changing ramp clock signal as an input of an analog-to-digital-converter (ADC) circuit.
Systems and methods for parallel signal cancellation
The present invention provides systems and methods for parallel interference suppression. In one embodiment of the invention, a processing engine is used to substantially cancel a plurality of interfering signals within a received signal. The processing engine includes a plurality of matrix generators that are used to generate matrices, each matrix comprising elements of a unique interfering signal selected for cancellation. The processing engine also includes one or more processors that use the matrices to generate cancellation operators. A plurality of applicators applies the cancellation operators to parallel but not necessarily unique input signals to substantially cancel the interfering signals from the input signals. These input signals may include received signals, interference cancelled signals and/or PN codes.
Data transmission system and receiving device
Provided is a data transmission system, including: a transmitting device configured to transmit a data signal; a receiving device configured to receive the transmitted data signal; and a transmission path for transmitting the data signal, the receiving device including: a detection unit configured to detect a timing at which a polarity of the received data signal is inverted; a plurality of resistors to be selectively connected to a terminal side of the transmission path; and a switching unit configured to switch the plurality of resistors based on the detected timing, the switching unit being configured to select a resistor having a higher resistance value than a characteristic impedance of the transmission path, during a first period, which is a predetermined period from a time point at which the polarity is inverted, and to select, after the first period, a resistor having the same resistance value as the characteristic impedance.
Receiver with pre-cursor intersymbol interference mitigation
A receiver includes: equalizer circuitry; clock and data recovery (CDR) circuitry; sampler circuitry; adaptation circuitry; and clock adjustment circuitry. The receiver is configured to: receive data via a channel; perform equalization operations on received data, the equalization operations resulting in equalization results; perform sampling operations responsive to the equalization results, the sampling operations resulting in data samples and error samples; perform adaptation operations responsive to the data samples and the error samples, the adaptation operations resulting in a clock adjustment control signal; and adjust a sampling clock signal relative to a CDR clock signal responsive to the clock adjustment control signal.