Patent classifications
H03K21/02
Force detection circuit and device, and force input device
The present invention provides a pressure detection circuit including an oscillator unit, configured to output an oscillation signal as a count clock signal of a counter unit; and the counter unit, connected to the oscillator unit and configured to acquire a frequency of the oscillation signal and count. The pressure detection circuit further includes a comparator unit, connected to the counter unit, and configured to detect a voltage variation obtained by a pressure conversion, and send a signal to control the counter unit to count or stop counting; a voltage converter unit, connected to one input terminal of the comparator unit, and configured to supply a fixed or variable comparable voltage to the comparator unit; a constant current source charging unit, connected to the other input terminal of the comparator unit, and configured to supply a linearly and gradually increased comparison voltage to the comparator unit; a charge/discharge control unit, connected to the constant current source charging unit, and configured to control the constant current source charging unit to charge or discharge, such that the comparable voltage output by the voltage converter unit is compared to cause an output terminal of the comparator unit to enable counting of the counter unit; wherein the oscillator unit or the voltage converter unit further includes a pressure acquiring unit, as a component of the voltage converter unit or the oscillator unit, configured to convert a pressure into a variation of the comparable voltage or the frequency of the oscillation signal. The invention also provides a pressure input device pressure detection device. The invention has the technical effects of high sensitivity and resolution, power saving, and wide applicability.
Force detection circuit and device, and force input device
The present invention provides a pressure detection circuit including an oscillator unit, configured to output an oscillation signal as a count clock signal of a counter unit; and the counter unit, connected to the oscillator unit and configured to acquire a frequency of the oscillation signal and count. The pressure detection circuit further includes a comparator unit, connected to the counter unit, and configured to detect a voltage variation obtained by a pressure conversion, and send a signal to control the counter unit to count or stop counting; a voltage converter unit, connected to one input terminal of the comparator unit, and configured to supply a fixed or variable comparable voltage to the comparator unit; a constant current source charging unit, connected to the other input terminal of the comparator unit, and configured to supply a linearly and gradually increased comparison voltage to the comparator unit; a charge/discharge control unit, connected to the constant current source charging unit, and configured to control the constant current source charging unit to charge or discharge, such that the comparable voltage output by the voltage converter unit is compared to cause an output terminal of the comparator unit to enable counting of the counter unit; wherein the oscillator unit or the voltage converter unit further includes a pressure acquiring unit, as a component of the voltage converter unit or the oscillator unit, configured to convert a pressure into a variation of the comparable voltage or the frequency of the oscillation signal. The invention also provides a pressure input device pressure detection device. The invention has the technical effects of high sensitivity and resolution, power saving, and wide applicability.
EMBEDDED PATTERN GENERATOR
An example apparatus includes multiplexer circuitry configured to couple a communication module to at least one of a data bus input or a test signal; and embedded pattern generator (EPG) circuitry coupled to the multiplexer circuitry, the EPG circuitry including: clock divider circuitry including a plurality of clock outputs, the clock divider circuitry configured to be coupled to an output of a clock, the plurality of clock outputs configured to be of a frequency equal to a division of a frequency of the output of the clock; a multiplexer including a multiplexer output, the multiplexer configured to couple one of the plurality of clock outputs to the multiplexer output; and signal generator circuitry including an input clock, an EPG input, and a plurality of data outputs, the input clock coupled to the multiplexer output, the signal generator circuitry configured to generate a data stream.
EMBEDDED PATTERN GENERATOR
An example apparatus includes multiplexer circuitry configured to couple a communication module to at least one of a data bus input or a test signal; and embedded pattern generator (EPG) circuitry coupled to the multiplexer circuitry, the EPG circuitry including: clock divider circuitry including a plurality of clock outputs, the clock divider circuitry configured to be coupled to an output of a clock, the plurality of clock outputs configured to be of a frequency equal to a division of a frequency of the output of the clock; a multiplexer including a multiplexer output, the multiplexer configured to couple one of the plurality of clock outputs to the multiplexer output; and signal generator circuitry including an input clock, an EPG input, and a plurality of data outputs, the input clock coupled to the multiplexer output, the signal generator circuitry configured to generate a data stream.
CHIP, SELF-CALIBRATION CIRCUIT AND METHOD FOR CHIP PARAMETER OFFSET UPON POWER-UP
A chip, a self-calibration circuit and method for chip parameter offset upon power-up are disclosed. The circuit includes a counting circuit, a calibration data latch circuit, a calibration data selection circuit and a parameter calibration circuit. The counting circuit outputs a sequentially scanned counting signal when receiving a valid enabling signal. The calibration data latch circuit latches the counting signal when receiving a valid latch signal. The calibration data selection circuit selects the counting signal latched by the calibration data latch circuit as a calibration signal when receiving the valid latch signal, otherwise selects the counting signal currently outputted as the calibration signal. The parameter calibration circuit implements a parameter calibration based on the calibration signal in a calibration mode, while outputs the valid latch signal when the parameter calibration satisfies a preset requirement. Thus, a parameter calibration with a higher accuracy and flexibility is realized in a cheaper way.
FIXED TIME-DELAY CIRCUIT OF HIGH-SPEED INTERFACE
A fixed time-delay circuit of a high-speed interface is disclosed. The fixed time-delay circuit comprises: a counter circuit for generating a shift selection signal of any bit; a data selector circuit for receiving first parallel data signals and rearranging the first parallel data signals according to the shift selection signal and a first low-speed clock to obtain second parallel data signals; a clock selector circuit for selecting, according to the shift selection signal, one clock from multiple input clocks having different phases, for outputting, to form a second low-speed clock; and a synchronization circuit for synchronizing the second parallel data signals according to the second low-speed clock. According to the circuit, initialization alignment among multichannel data of the high-speed interface can be achieved.
FIXED TIME-DELAY CIRCUIT OF HIGH-SPEED INTERFACE
A fixed time-delay circuit of a high-speed interface is disclosed. The fixed time-delay circuit comprises: a counter circuit for generating a shift selection signal of any bit; a data selector circuit for receiving first parallel data signals and rearranging the first parallel data signals according to the shift selection signal and a first low-speed clock to obtain second parallel data signals; a clock selector circuit for selecting, according to the shift selection signal, one clock from multiple input clocks having different phases, for outputting, to form a second low-speed clock; and a synchronization circuit for synchronizing the second parallel data signals according to the second low-speed clock. According to the circuit, initialization alignment among multichannel data of the high-speed interface can be achieved.
System and method for power supply voltage scaling for secure embedded systems
A system-on-a-chip (SoC) is designed to operate within optimal voltage and frequency ranges. If an SoC is provided power outside of the optimal voltage range, the SoC can be placed in a high-stress state, exposing the chip to a security attack. Embodiments of the present systems and method limit the minimum and maximum voltage supplied to an SoC from a power management integrated circuit (PMIC). Embodiments can also track a number of requests to provide power outside of the optimal range and can signal a warning of repeated attempts to take an SoC outside of the SoC's optimal range, which may be indicative of a malicious attack on the system.
System and method for power supply voltage scaling for secure embedded systems
A system-on-a-chip (SoC) is designed to operate within optimal voltage and frequency ranges. If an SoC is provided power outside of the optimal voltage range, the SoC can be placed in a high-stress state, exposing the chip to a security attack. Embodiments of the present systems and method limit the minimum and maximum voltage supplied to an SoC from a power management integrated circuit (PMIC). Embodiments can also track a number of requests to provide power outside of the optimal range and can signal a warning of repeated attempts to take an SoC outside of the SoC's optimal range, which may be indicative of a malicious attack on the system.
Frequency counter circuit for detecting timing violations
A frequency counter circuit includes a first counter path to receive a digitally-controlled oscillator (DCO) clock signal and is configured to generate a first count corresponding to a first frequency of a first reduced clock signal corresponding to the DCO clock signal. A second counting path receives the DCO clock signal and generates a second count corresponding to a second frequency of a second reduced clock signal corresponding to the DCO clock signal. The first reduced clock signal is an integer multiple frequency of the second reduced clock signal. Detection circuitry detects a timing violation associated with the DCO clock signal based on a comparison between at least a portion of the first count and at least a portion of the second count.