H01L24/75

Semiconductor device and method for manufacturing semiconductor device
11710705 · 2023-07-25 · ·

A semiconductor device A1 disclosed includes: a semiconductor element 10 having an element obverse face and element reverse face that face oppositely in a thickness direction z, with an obverse-face electrode 11 (first electrode 111) and a reverse-face electrode 12 respectively formed on the element obverse face and the element reverse face; a conductive member 22A opposing the element reverse face and conductively bonded to the reverse-face electrode 12; a conductive member 22B spaced apart from the conductive member 22A and electrically connected to the obverse-face electrode 11; and a lead member 51 having a lead obverse face 51a facing in the same direction as the element obverse face and connecting the obverse-face electrode 11 and the conductive member 22B. The lead member 51, bonded to the obverse-face electrode 11 via a lead bonding layer 321, includes a protrusion 521 protruding in the thickness direction z from the lead obverse face 51a. The protrusion 521 overlaps with the obverse-face electrode 11 as viewed in the thickness direction z. This configuration suppresses deformation of the connecting member to be pressed during sintering treatment.

SEMICONDUCTOR DEVICE PACKAGE AND METHODS OF MANUFACTURE THEREOF
20180012815 · 2018-01-11 ·

A method of manufacturing a packaged semiconductor device includes forming an assembly by placing a semiconductor die over a substrate with a die attach material between the semiconductor die and the substrate. A conformal structure which includes a pressure transmissive material contacts at least a portion of a top surface of the semiconductor die. A pressure is applied to the conformal structure and in turn, the pressure is transmitted to the top surface of the semiconductor die by the pressure transmissive material. While the pressure is applied, concurrently encapsulating the assembly with a molding compound and exposing the assembly to a temperature that is sufficient to cause the die attach material to sinter.

METHOD OF MANUFACTURING A SEMICONDUCTOR PACKAGE

A bonding head for a die bonding apparatus and a die bonding apparatus including the bonding head, the bonding head including a head body; a thermal pressurizer mounted on a lower surface of the head body, the thermal pressurizer being configured to hold and heat at least one die and including a heater having a first heating surface that faces a held surface of the die; and a thermal compensator at an outer region of the die, the thermal compensator extending downwardly from the lower surface of the head body and including at least one thermal compensating block having a second heating surface that emits heat from a heating source therein and that faces a side surface of the die held on the thermal pressurizer.

THERMAL COMPRESSION BONDER NOZZLE WITH VACUUM RELIEF FEATURES

An apparatus comprising a bonding nozzle that has one or more channels in a bonding surface. The one or more channels comprise a first channel portion in an inner region of the bonding surface and a second channel portion along an outer periphery of the bonding surface. The one or more channels are in fluid communication with a vacuum port. A vacuum relief conduit within the bonding nozzle comprises a first opening into the second channel portion along the outer periphery of the bonding surface, and a second opening along an exterior wall of the bonding nozzle.

IC CHIP-MOUNTING DEVICE AND IC CHIP-MOUNTING METHOD
20230005767 · 2023-01-05 · ·

The present invention is an IC chip mounting apparatus for mounting an IC chip at a reference position of an inlay antenna while conveying the antenna, the IC chip mounting apparatus including: a nozzle configured to suck an IC chip when located at a first position and to place the IC chip at the reference position of the antenna when located at a second position; a nozzle attachment to which the nozzle is attached; an image acquisition unit configured to acquire an image of the IC chip sucked by the nozzle; and a correction amount determination unit configured to determine correction amounts for the IC chip sucked by the nozzle, based on the image acquired by the image acquisition unit. The correction amounts includes a first correction amount for correcting an angle of the nozzle around the axis, a second correction amount for correcting a position of the antenna in a conveying direction of the antenna, and a third correction amount for correcting the position of the antenna in a width direction.

Composite assembly of three stacked joining partners

A composite assembly of three stacked joining partners, and a corresponding method. The three stacked joining partners are materially bonded to one another by an upper solder layer and a lower solder layer. An upper joining partner and a lower joining partner are fixed in their height and have a specified distance from one another. The upper solder layer is fashioned from a first solder agent, having a first melt temperature, between the upper joining partner and a middle joining partner. The second solder layer is fashioned from a second solder agent, having a higher, second melt temperature, between the middle joining partner and the lower joining partner. The upper joining partner has an upwardly open solder compensating opening filled with the first solder agent, from which, to fill the gap between the upper joining partner and the middle joining partner, the first solder agent subsequently flows into the gap.

Semiconductor manufacturing apparatus and manufacturing method for semiconductor device

A semiconductor manufacturing apparatus includes a thrust-up unit having a plurality of blocks in contact with a dicing tape, a head having a collet absorbing the die and capable of being moved up and down, and a control section controlling the operation of the thrust-up unit and the head. The thrust-up unit can operate each of the plurality of blocks independently. The control section configures the thrust-up sequences of the plurality of blocks in a plurality of steps, and controls the operation of the plurality of blocks on the basis of a time chart recipe capable of setting the height and the speed of the plurality of blocks for each block and in each step.

A METHOD OF FORMING A BONDED SEMICONDUCTOR STRUCTURE
20230238353 · 2023-07-27 ·

A method of manufacturing a bonded structure includes providing a first semiconductor structure including a first die, a first dielectric layer and a first conductive pad electrically connected to the first die and surrounded by the first dielectric layer; providing a second semiconductor structure including a second die, a second dielectric layer and a second conductive pad electrically connected to the second die and surrounded by the second dielectric layer; providing a carrying module including a holding unit configured to hold the second semiconductor structure and an anchoring unit movably attached to the holding unit, wherein the anchoring unit includes an end portion; disposing the carrying module and the second semiconductor structure over the first semiconductor structure; and displacing the anchoring unit towards the first semiconductor structure to make the end portion in contact with the first dielectric layer.

APPARATUS AND METHOD FOR A PRESSURE-SINTERING CONNECTION

A method and an apparatus for the pressure-sintering connection of a first and a second connection provide a frame element lowerable onto a frame surface surrounding the supporting surface, having a sintering ram lowerable lowered from the normal direction onto the second connection partner and exerts pressure thereon, and converting a sintering paste between the connection partners into a sintered metal, and having an auxiliary apparatus for the arrangement of a separating film for the peripheral covering of the frame surface and the connection partners. This arrangement of the separating film produces an inner region bounded by the frame element and bounded by a separating film portion within the frame element and by the supporting surface, and injection opening and an outlet opening allow a second gas to flush through said inner region from the injection opening to the outlet opening and displace a first gas.

ATOMIC LAYER DEPOSITION BONDING LAYER FOR JOINING TWO SEMICONDUCTOR DEVICES
20230026052 · 2023-01-26 ·

A method may include forming a first atomic layer deposition (ALD) bonding layer on a surface of a first semiconductor device, and forming a second ALD bonding layer on a surface of a second semiconductor device. The method may include joining the first semiconductor device and the second semiconductor device via the first ALD bonding layer and the second ALD bonding layer. The method may include performing an annealing operation to fuse the first ALD bonding layer and the second ALD bonding layer and form a single ALD bonding layer that bonds the first semiconductor device with the second semiconductor device.