Patent classifications
H01L24/85
Method for manufacturing electronic device
A method for manufacturing an electronic component includes preparing a mounting substrate provided with a first region to mount an electronic component thereon and a second region having conductivity, covering the second region with resin, applying a metal paste on the first region, mounting the electronic component on the first region with the metal paste, and removing the resin covering the second region. The mounting includes heating the mounting substrate to cure the metal paste with the electronic components being placed on the metal paste applied on the first region. The resin peeled from the second region by the heating is removed in the removing.
SEMICONDUCTOR PACKAGED STRUCTURE AND MANUFACTURING METHOD THEREOF, AND SEMICONDUCTOR DEVICE
The technology of this application relates to a semiconductor packaged structure, including a circuit board, a chip, a pin, and a plastic package body. The pin includes a connecting part and a pressfit, one end of the connecting part is welded to the circuit board, the other end is flush with a top surface of the plastic package body, the connecting part has a mounting hole, the pressfit is disposed in the mounting hole and is in an interference fit with the connecting part, the pressfit is exposed from the top surface of the plastic package body. Alternatively, the pin includes a pressfit, the plastic package body is provided with a mounting hole that runs through a plastic package body, the pressfit is provided in the mounting hole, one end of the pressfit is welded to the circuit board, the other end is exposed from the top surface of the plastic package body.
MICRO-ELECTROMECHANICAL SYSTEM PACKAGE HAVING MOVABLE PLATFORM
A MEMS package including a fixed frame, a moveable platform and elastic restoring members is provided. The moveable platform is moved with respect to the fixed frame. The elastic restoring members are connected between the fixed frame and the moveable platform, and used to restore the moved moveable platform to an original position.
METHOD OF MANUFACTURING SEMICONDUCTOR DEVICES AND CORRESPONDING SEMICONDUCTOR DEVICE
A semiconductor chip is arranged over a substrate in the form of a leadframe. A set of current-carrying formations configured as conductive ribbons are coupled to the semiconductor chip. The substrate does not include electrically conductive formations for electrically coupling the conductive ribbons to each other. Electrical contacts are formed via wedge bonding, for instance, between adjacent ones of the conductive ribbons so that a contact is provided between the adjacent ones of the conductive ribbons in support of a multi-formation current-carrying channel.
Electronic component package
An electronic component package of an embodiment of the disclosure includes a base, a first plated layer, a first electronic component chip, a second plated layer, and a second electronic component chip. The base includes a first surface and a second surface. The first plated layer covers the first surface. The first electronic component chip is provided on the first plated layer with a first insulating layer being interposed therebetween. The second plated layer covers the second surface. The second electronic component chip is provided on the second plated layer with a second insulating layer being interposed therebetween. The first plated layer and the second plated layer each include a first metal material that is less likely to undergo an ion migration phenomenon than silver (Ag).
Thermosetting silicone resin composition and die attach material for optical semiconductor device
A thermosetting silicone resin composition contains the following components (A-1) to (D): (A-1) an alkenyl group-containing linear organopolysiloxane; (A-2) a branched organopolysiloxane shown by (R.sup.1.sub.3SiO.sub.1/2).sub.a(R.sup.2.sub.3SiO.sub.1/2).sub.b(SiO.sub.4/2).sub.c (1); (B-1) a branched organohydrogenpolysiloxane shown by (HR.sup.2.sub.2SiO.sub.1/2).sub.d(R.sup.2.sub.3SiO.sub.1/2).sub.e(SiO.sub.4/2).sub.f (2); (B-2) a linear organohydrogenpolysiloxane shown by (R.sup.2.sub.3SiO.sub.1/2).sub.2(HR.sup.2SiO.sub.2/2).sub.x(R.sup.2.sub.2SiO.sub.2/2).sub.y (3); (C) an adhesion aid which is an epoxy group-containing branched organopolysiloxane; and (D) a catalyst containing a combination of a zero-valent platinum complex with a divalent platinum complex and/or a tetravalent platinum complex. This provides a thermosetting silicone resin composition which causes little contamination at a gold pad portion and has excellent adhesiveness to a silver lead frame.
Wirebond-constructed inductors
Fabrication of a bondwire inductor between connection pads of a semiconductor package using a wire bonding process is disclosed herein. To that end, the bondwire inductor is fabricated by extending a bondwire connecting two connection pads of the semiconductor package around a dielectric structure, e.g., a dielectric post or posts, disposed between the connection pads a defined amount. In so doing, the bondwire inductor adds inductance between the connection pads, where the added inductance is defined by factors which at least include the amount the bondwire extends around the dielectric structure. Such additional inductance may be particularly beneficial for certain semiconductor devices and/or circuits, e.g., monolithic microwave integrated circuits (MMICs) to control or supplement impedance matching, harmonic termination, matching biasing, etc.
Semiconductor device with frame having arms
A semiconductor device includes a substrate that includes an opening extending through a thickness of the substrate, a frame that includes an integrated circuit (IC) die pad in the opening and a plurality of arms extending outwardly from the IC die pad, an IC mounted on the IC die pad, a plurality of bonding elements electrically coupling the substrate with the IC without the frame being an intermediary coupling element, and an encapsulant surrounding the IC, the plurality of bonding elements, and the plurality of arms. The substrate has a first major surface and a second major surface. Each arm is devoid of a contact pad. Each arm has a distal end coupled to the first major surface of the substrate, and each arm has a proximal end disposed over the first major surface of the substrate.
INTEGRATED CIRCUIT PACKAGE HAVING WIREBONDED MULTI-DIE STACK
Embodiments of the present disclosure are directed towards an integrated circuit (IC) package including a first die at least partially embedded in a first encapsulation layer and a second die at least partially embedded in a second encapsulation layer. The first die may have a first plurality of die-level interconnect structures disposed at a first side of the first encapsulation layer. The IC package may also include a plurality of electrical routing features at least partially embedded in the first encapsulation layer and configured to route electrical signals between a first and second side of the first encapsulation layer. The second side may be disposed opposite to the first side. The second die may have a second plurality of die-level interconnect structures that may be electrically coupled with at least a subset of the plurality of electrical routing features by bonding wires.
IC PACKAGE WITH FIELD EFFECT TRANSISTOR
An IC package includes an interconnect having a first platform and a second platform that are spaced apart. The IC package includes a die superposing a portion of the first platform of the interconnect. The die has a field effect transistor (FET), and a matrix of pads for the FET situated on a surface of the die. The matrix of pads having a row of source pads and a row of drain pads. A drain wire bond extends from a first drain pad to a second drain pad of the row of drain pads and to the first platform of the interconnect. A source wire bond extends from a first source pad to a second source pad of the row of source pads, back over the first source pad and is coupled to a connection region of the first platform.