Patent classifications
H01L2924/0133
Thermal management solutions for integrated circuit packages
An integrated circuit package may be formed having at least one heat dissipation structure within the integrated circuit package itself. In one embodiment, the integrated circuit package may include a substrate; at least one integrated circuit device, wherein the at least one integrated circuit device is electrically attached to the substrate; a mold material on the substrate and adjacent to the at least one integrated circuit device; and at least one heat dissipation structure contacting the at least one integrated circuit, wherein the at least one heat dissipation structure is embedded either within the mold material or between the mold material and the substrate.
Method for Producing Power Semiconductor Module and Power Semiconductor Module
A method for producing a power semiconductor system includes packaging a power device in plastic to form a power semiconductor component, forming a first heat dissipation face on a surface of the power semiconductor component; heating a first material between a first heat sink and the first heat dissipation face; and cooling the first material on the first heat dissipation face to connect the power semiconductor component and the first heat sink.
Metallization barrier structures for bonded integrated circuit interfaces
Composite integrated circuit (IC) device structures that include two components coupled through a hybrid bonded composite interconnect structure. The two components may be two different monolithic IC structures (e.g., chips) that are bonded over substantially planar dielectric and metallization interfaces. Composite interconnect metallization features formed at a bond interface may be doped with a metal or chalcogenide dopant. The dopant may migrate to a periphery of the composite interconnect structure and form a barrier material that will then limit outdiffusion of a metal, such as copper, into adjacent dielectric material.
Metallization barrier structures for bonded integrated circuit interfaces
Composite integrated circuit (IC) device structures that include two components coupled through a hybrid bonded composite interconnect structure. The two components may be two different monolithic IC structures (e.g., chips) that are bonded over substantially planar dielectric and metallization interfaces. Composite interconnect metallization features formed at a bond interface may be doped with a metal or chalcogenide dopant. The dopant may migrate to a periphery of the composite interconnect structure and form a barrier material that will then limit outdiffusion of a metal, such as copper, into adjacent dielectric material.
SN-BI-IN-BASED LOW MELTING-POINT JOINING MEMBER, PRODUCTION METHOD THEREFOR, SEMICONDUCTOR ELECTRONIC CIRCUIT, AND MOUNTING METHOD THEREFOR
Provided are a Sn—Bi—In-based low melting-point joining member used in a Pb-free electroconductive joining method in mounting a semiconductor component, and is usable for low-temperature joining, and a manufacturing method therefor.
A Sn—Bi—In-based low melting-point joining member, including a Sn—Bi—In alloy that has a composition within a range represented by a quadrangle in a Sn—Bi—In ternary phase diagram, a first quadrangle having four vertices including: Point 1 (1, 69, 30), Point 2 (26, 52, 22), Point 3 (40, 10, 50), and Point 4 (1, 25, 74), where Point (x, y, z) is defined as a point of x mass % Sn, y mass % Bi and z mass % In, and that also has a melting point of 60 to 110° C. As well as a method for producing a Sn—Bi—In-based low melting-point joining member, including a plating step of forming a plated laminate on an object to be plated, the plated laminate including a laminated plating layer obtained by performing Sn plating, Bi plating, and In plating respectively such that the laminated plating layer has a composition within the range represented by the first quadrangle.
ELECTRONIC APPARATUS AND METHOD FOR MANUFACTURING ELECTRONIC APPARATUS
Provided is an electronic apparatus including a metal wiring. The metal wiring includes a plurality of first regions covered with a solder layer, a second region provided between two first regions of the plurality of first regions, and a third region having a nitrogen amount of 20 atoms % or more. An oxygen amount is largest in the second region, followed by at least one of the plurality of first regions, and then by the third region. The nitrogen amount may be largest in the third region, followed by at least one of the plurality of first regions, and then by the second region.
ELECTRONIC APPARATUS AND METHOD FOR MANUFACTURING ELECTRONIC APPARATUS
Provided is an electronic apparatus including a metal wiring. The metal wiring includes a plurality of first regions covered with a solder layer, a second region provided between two first regions of the plurality of first regions, and a third region having a nitrogen amount of 20 atoms % or more. An oxygen amount is largest in the second region, followed by at least one of the plurality of first regions, and then by the third region. The nitrogen amount may be largest in the third region, followed by at least one of the plurality of first regions, and then by the second region.
HYBRID MANUFACTURING WITH MODIFIED VIA-LAST PROCESS
Microelectronic assemblies fabricated using hybrid manufacturing with modified via-last process are disclosed. The fabrication approach is based on using hybrid manufacturing to bond first and second IC structures originally provided on different dies but filling at least portions of vias that are supposed to couple across a bonding interface between the first and second IC structures with electrically conductive materials after the IC structures have been bonded. A resulting microelectronic assembly that includes the first and second IC structures bonded together may have vias extending through all of the first IC structure and into the second IC structure, thus providing electrical coupling between one or more components of the first IC structure and those of the second IC structure, where an electrically conductive material in the individual vias is continuous through the first IC structure and at least a portion of the second IC structure.
HYBRID MANUFACTURING WITH MODIFIED VIA-LAST PROCESS
Microelectronic assemblies fabricated using hybrid manufacturing with modified via-last process are disclosed. The fabrication approach is based on using hybrid manufacturing to bond first and second IC structures originally provided on different dies but filling at least portions of vias that are supposed to couple across a bonding interface between the first and second IC structures with electrically conductive materials after the IC structures have been bonded. A resulting microelectronic assembly that includes the first and second IC structures bonded together may have vias extending through all of the first IC structure and into the second IC structure, thus providing electrical coupling between one or more components of the first IC structure and those of the second IC structure, where an electrically conductive material in the individual vias is continuous through the first IC structure and at least a portion of the second IC structure.
Semiconductor structure containing multilayer bonding pads and methods of forming the same
A bonded assembly includes a first semiconductor die that includes first semiconductor devices, and a first pad-level dielectric layer and embedding first bonding pads; and a second semiconductor die that includes second semiconductor devices, and a second pad-level dielectric layer embedding second bonding pads that includes a respective second pad base portion. Each of the first bonding pads includes a respective first pad base portion and a respective first metal alloy material portion having a higher coefficient of thermal expansion (CTE) than the respective first pad base portion. Each of the second bonding pads is bonded to a respective one of the first bonding pads.