H01L2924/061

DISPLAY DEVICE INCLUDING ANISOTROPIC CONDUCTIVE FILM AND METHOD OF MANUFACTURING DISPLAY DEVICE
20220199743 · 2022-06-23 ·

A display device includes a first substrate that includes a first electrode, a second substrate disposed under the first substrate and that includes, a second electrode that overlaps the first electrode, and an anisotropic conductive film disposed between the first substrate and the second substrate. The anisotropic conductive film includes an insulating resin layer and a plurality of conductive particles in the insulating resin layer. The conductive particles include first conductive particles that overlap the first electrode and the second electrode, and second conductive particles other than the first conductive particles. Each of the first conductive particles and the second conductive particles includes a first flat surface, a second flat surface that faces the first flat surface, and a curved surface rounded between the first flat surface and the second flat surface.

DISPLAY DEVICE INCLUDING ANISOTROPIC CONDUCTIVE FILM AND METHOD OF MANUFACTURING DISPLAY DEVICE
20220199743 · 2022-06-23 ·

A display device includes a first substrate that includes a first electrode, a second substrate disposed under the first substrate and that includes, a second electrode that overlaps the first electrode, and an anisotropic conductive film disposed between the first substrate and the second substrate. The anisotropic conductive film includes an insulating resin layer and a plurality of conductive particles in the insulating resin layer. The conductive particles include first conductive particles that overlap the first electrode and the second electrode, and second conductive particles other than the first conductive particles. Each of the first conductive particles and the second conductive particles includes a first flat surface, a second flat surface that faces the first flat surface, and a curved surface rounded between the first flat surface and the second flat surface.

SEMICONDUCTOR STRUCTURE AND METHOD FOR MANUFACTURING SEMICONDUCTOR STRUCTURE
20220199559 · 2022-06-23 · ·

A semiconductor package and a method for manufacturing a semiconductor package are provided. The semiconductor package includes a first semiconductor device, a second semiconductor device, and an alignment material. The first semiconductor device has a first bonding layer, and the first bonding layer includes a first bond pad contacting an organic dielectric material. The second semiconductor device has a second bonding layer, and the second bonding layer includes a second bond pad contacting the organic dielectric material. The alignment material is between the first bonding layer and the second bonding layer.

SEMICONDUCTOR STRUCTURE AND METHOD FOR MANUFACTURING SEMICONDUCTOR STRUCTURE
20220199559 · 2022-06-23 · ·

A semiconductor package and a method for manufacturing a semiconductor package are provided. The semiconductor package includes a first semiconductor device, a second semiconductor device, and an alignment material. The first semiconductor device has a first bonding layer, and the first bonding layer includes a first bond pad contacting an organic dielectric material. The second semiconductor device has a second bonding layer, and the second bonding layer includes a second bond pad contacting the organic dielectric material. The alignment material is between the first bonding layer and the second bonding layer.

SEMICONDUCTOR PACKAGE INCLUDING PLURALITY OF SEMICONDUCTOR CHIPS AND METHOD FOR MANUFACTURING THE SAME
20220189909 · 2022-06-16 ·

A semiconductor package manufacturing method of the disclosure includes providing a multilayer adhesive film, forming a notch and a plurality of openings extending through the multilayer adhesive film, attaching the multilayer adhesive film to a back side of a wafer to form a stack, separating the stack into a plurality of individual stacks, separating each of the plurality of individual stacks into an upper stack and a lower stack, providing a substrate on which a first semiconductor chip is mounted, and stacking the upper stack on the first semiconductor chip. The upper stack includes a second semiconductor chip and a die attach pattern covering a portion of a back surface of the second semiconductor chip. A first side surface of the die attach pattern is aligned with a first side surface of the first semiconductor chip.

SEMICONDUCTOR PACKAGE INCLUDING PLURALITY OF SEMICONDUCTOR CHIPS AND METHOD FOR MANUFACTURING THE SAME
20220189909 · 2022-06-16 ·

A semiconductor package manufacturing method of the disclosure includes providing a multilayer adhesive film, forming a notch and a plurality of openings extending through the multilayer adhesive film, attaching the multilayer adhesive film to a back side of a wafer to form a stack, separating the stack into a plurality of individual stacks, separating each of the plurality of individual stacks into an upper stack and a lower stack, providing a substrate on which a first semiconductor chip is mounted, and stacking the upper stack on the first semiconductor chip. The upper stack includes a second semiconductor chip and a die attach pattern covering a portion of a back surface of the second semiconductor chip. A first side surface of the die attach pattern is aligned with a first side surface of the first semiconductor chip.

Connection structure and method for producing same

One aspect of the invention is a method of manufacturing a connection structure, including disposing an adhesive layer between a first electronic member including a first substrate and a first electrode formed on the first substrate and a second electronic member including a second substrate and a second electrode formed on the second substrate, and pressure-bonding the first electronic member and the second electronic member via the adhesive layer such that the first electrode and the second electrode are electrically connected to each other, wherein the first electronic member further including an insulating layer formed on a side of the first electrode opposite to the first substrate, and the adhesive layer including: a first conductive particle being a dendritic conductive particle; and a second conductive particle being a conductive particle other than the first conductive particle and having a non-conductive core and a conductive layer provided on the core.

Connection structure and method for producing same

One aspect of the invention is a method of manufacturing a connection structure, including disposing an adhesive layer between a first electronic member including a first substrate and a first electrode formed on the first substrate and a second electronic member including a second substrate and a second electrode formed on the second substrate, and pressure-bonding the first electronic member and the second electronic member via the adhesive layer such that the first electrode and the second electrode are electrically connected to each other, wherein the first electronic member further including an insulating layer formed on a side of the first electrode opposite to the first substrate, and the adhesive layer including: a first conductive particle being a dendritic conductive particle; and a second conductive particle being a conductive particle other than the first conductive particle and having a non-conductive core and a conductive layer provided on the core.

THERMALLY CONDUCTIVE MATERIAL FOR ELECTRONIC DEVICES

An electrically non-conducting film (109) comprising an oligomer comprising an arylene or heteroarylene repeating unit is disposed between a chip (105), e.g. a flip-chip, and a functional layer (101), e.g. a printed circuit board, electrically connected to the chip by electrically conducting interconnects (107). The oligomer may be crosslinked.

THERMALLY CONDUCTIVE MATERIAL FOR ELECTRONIC DEVICES

An electrically non-conducting film (109) comprising an oligomer comprising an arylene or heteroarylene repeating unit is disposed between a chip (105), e.g. a flip-chip, and a functional layer (101), e.g. a printed circuit board, electrically connected to the chip by electrically conducting interconnects (107). The oligomer may be crosslinked.