H01L2924/067

ENCAPSULATION RESIN COMPOSITION, LAMINATED SHEET, CURED PRODUCT, SEMICONDUCTOR DEVICE, AND METHOD FOR FABRICATING SEMICONDUCTOR DEVICE

An encapsulation resin composition is used to hermetically seal a gap between a base member and a semiconductor chip bonded onto the base member. The encapsulation resin composition has a reaction start temperature of 160 C. or less. A melt viscosity of the encapsulation resin composition is 200 Pa.Math.s or less at the reaction start temperature, 400 Pa.Math.s or less at any temperature which is equal to or higher than a temperature lower by 40 C. than the reaction start temperature and which is equal to or lower than the reaction start temperature, and 1,000 Pa.Math.s or less at a temperature lower by 50 C. than the reaction start temperature.

PACKAGE STRUCTURE AND FABRICATION METHOD THEREOF
20200027859 · 2020-01-23 ·

The present disclosure provides a package structure and its packaging method. The packaging method includes: providing a bonding layer on a substrate; forming an improvement layer on the bonding layer, where the improvement layer has openings, and bottoms of the openings expose a surface of the bonding layer; providing chips, each including a non-functional surface; and mounting the chips by attaching the non-functional surface to the bonding layer at the bottoms of the openings.

PACKAGING STRUCTURE AND FORMING METHOD THEREOF
20200027857 · 2020-01-23 ·

Packaging structure and method of forming a packaging structure are provided. A substrate is provided, and an adhesive layer is formed on the substrate. An improvement layer is formed on the adhesive layer. The improvement layer contains openings exposing surface portions of the adhesive layer at bottoms of the openings. A plurality of chips is provided and includes functional surfaces. The plurality of chips is mounted on the substrate such that the functional surfaces are bonded to the adhesive layer at the bottoms of the openings.

PACKAGING STRUCTURE AND FORMING METHOD THEREOF
20200027858 · 2020-01-23 ·

Packaging structure and method for forming a packaging structure are provided. A bonding layer is formed on the substrate. An improvement layer is formed on the bonding layer. The improvement layer contains openings exposing surface portions of the bonding layer at bottoms of the openings. Chips are provided and include functional surfaces. The chips are mounted on the substrate by bonding the functional surfaces of the chips to the bonding layer through the openings. Top surfaces of the chips are lower than or flush with a top surface of the improvement layer.

ACRYLIC COMPOSITION FOR ENCAPSULATION, SHEET MATERIAL, LAMINATED SHEET, CURED OBJECT, SEMICONDUCTOR DEVICE, AND PROCESS FOR PRODUCING SEMICONDUCTOR DEVICE

The acrylic composition for sealing contains an acrylic compound, a polyphenylene ether resin including a radical-polymerizable substituent at a terminal, an inorganic filler, and a thermal radical polymerization initiator.

ACRYLIC COMPOSITION FOR ENCAPSULATION, SHEET MATERIAL, LAMINATED SHEET, CURED OBJECT, SEMICONDUCTOR DEVICE, AND PROCESS FOR PRODUCING SEMICONDUCTOR DEVICE

The acrylic composition for sealing contains an acrylic compound, a polyphenylene ether resin including a radical-polymerizable substituent at a terminal, an inorganic filler, and a thermal radical polymerization initiator.

Substrate, electronic device and display device having the same

A substrate includes a base substrate, and a pad at one side of the base substrate, wherein the pad comprises: a first conductive pattern on the base substrate, an insulating layer including a plurality of contact holes exposing a portion of the first conductive pattern, and second conductive patterns separately on the insulating layer and connected to the first conductive pattern through the plurality of contact holes, wherein side surfaces of the second conductive patterns are exposed.

Substrate, electronic device and display device having the same

A substrate includes a base substrate, and a pad at one side of the base substrate, wherein the pad comprises: a first conductive pattern on the base substrate, an insulating layer including a plurality of contact holes exposing a portion of the first conductive pattern, and second conductive patterns separately on the insulating layer and connected to the first conductive pattern through the plurality of contact holes, wherein side surfaces of the second conductive patterns are exposed.

Semiconductor device and manufacturing method thereof

A semiconductor device includes a semiconductor chip having a first face and a second face on an opposite side to the first face, and including semiconductor elements arranged on the first face. Columnar electrodes are arranged above the first face, and electrically connected to any of the semiconductor elements. A first member is located around the columnar electrodes above the first face. An insulant covers the columnar electrodes and the first member. The first member is harder than the columnar electrodes and the insulant. The first member and the columnar electrodes are exposed from a surface of the insulant.

Semiconductor device and manufacturing method thereof

A semiconductor device includes a semiconductor chip having a first face and a second face on an opposite side to the first face, and including semiconductor elements arranged on the first face. Columnar electrodes are arranged above the first face, and electrically connected to any of the semiconductor elements. A first member is located around the columnar electrodes above the first face. An insulant covers the columnar electrodes and the first member. The first member is harder than the columnar electrodes and the insulant. The first member and the columnar electrodes are exposed from a surface of the insulant.