H01L2924/171

3D memory circuit
11599299 · 2023-03-07 · ·

Some embodiments provide a three-dimensional (3D) circuit that has data lines of one or more memory circuits on a different IC die than the IC die(s) on which the memory blocks of the memory circuit(s) are defined. In some embodiments, the 3D circuit includes a first IC die with a first set of two or more memory blocks that have a first set of data lines. The 3D circuit also includes a second IC die that is stacked with the first IC dies and that includes a second set of two or more memory blocks with a second set of data lines. The 3D circuit further includes a third IC die that is stacked with the first and second IC dies and that includes a third set of data lines, which connect through several z-axis connections with the first and second sets of data lines to carry data to and from the first and second memory block sets when data is being written to and read from the first and second memory block sets. The z-axis connections in some embodiments electrically connect circuit nodes in overlapping portions of the first and third IC dies, and overlapping portions of second and third IC dies, in order to carry data between the third set of data lines on the third IC die and the first and second set of data lines of the first and second of memory block sets on the first and second IC dies. These z-axis connections between the dies are very short as the dies are very thin. For instance, in some embodiments, the z-axis connections are less than 10 or 20 microns. The z-axis connections are through silicon vias (TSVs) in some embodiments.

SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE
20220328383 · 2022-10-13 · ·

According to an aspect of the present disclosure, a semiconductor device includes a substrate, a resin case surrounding a region just above the substrate in a planar view, a semiconductor chip provided in the region and an electrode including a first portion pulled out from an upper surface of the resin case and a second portion provided below the upper surface of the resin case and to be inserted into the resin case, and being electrically connected to the semiconductor chip, wherein a first notch is formed over the first portion to the second portion in the electrode, and a first groove is formed to expose a portion, formed in the second portion, in the first notch on the upper surface of the resin case.

SEMICONDUCTOR DEVICE
20220336339 · 2022-10-20 ·

A semiconductor device includes a first substrate, a second substrate spaced apart from the first substrate in a first direction, a first metal layer on the first substrate, a second metal layer on the first substrate and spaced apart from the first metal layer in a second direction, a first semiconductor element, and a second semiconductor element. The second substrate includes a main wiring and a signal wiring. The first semiconductor element includes a first electrode on the first metal layer, a second electrode connected to the main wiring, and a first gate electrode connected to the signal wiring. The second semiconductor element includes a third electrode on the second metal layer, a fourth electrode connected to the main wiring, and a second gate electrode connected to the signal wiring. During operation, current flows in wiring layers of the main wiring in opposite directions.

Semiconductor chip package and fabrication method thereof

A semiconductor chip package includes a substrate having a top surface and a bottom surface, and a semiconductor device mounted on the top surface of the substrate. A gap is provided between the semiconductor device and the top surface of the substrate. A pre-cut laminate epoxy sheet is disposed on the top surface of the substrate and around a perimeter of the semiconductor device.

Ceramic Encapsulating Casing and Mounting Structure Thereof
20220320023 · 2022-10-06 ·

A ceramic encapsulating casing and a mounting structure thereof are provided. The ceramic encapsulating casing includes a ceramic substrate, a ceramic insulator, a cover plate and a pad structure. The ceramic substrate is provided with a cavity with an upward opening. The ceramic insulator is disposed on the ceramic substrate and provided with a radio frequency transmission structure. The pad structure is arranged on a bottom surface of the ceramic substrate. and includes a plurality of second pads that are arranged for transmitting signals and arranged in an array manner. A plurality of solder balls are attached to the plurality of second pads in one-to-one correspondence.

Semiconductor package

Provided is a semiconductor package including: a first substrate having a first electrode pad and a first protective layer in which a cavity is formed; a first bump pad arranged in the cavity and connected to the first electrode pad; a second substrate facing the first substrate and having a second bump pad; and a bump structure in contact with the first bump pad and the second bump pad, wherein the first electrode pad has a trapezoidal shape, and the first bump pad has a flat upper surface and an inclined side surface extending along a side surface of the first electrode pad.

FAN-OUT SEMICONDUCTOR PACKAGE
20170365568 · 2017-12-21 ·

A fan-out semiconductor package includes: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole and having an active surface having a connection pad disposed thereon and an inactive surface opposing the active surface; an encapsulant encapsulating at least portions of the first interconnection member and the inactive surface of the semiconductor chip; and a second interconnection member disposed on the first interconnection member and the active surface of the semiconductor chip, wherein the first interconnection member and the second interconnection member include, respectively, redistribution layers electrically connected to the connection pad, the semiconductor chip includes a passivation layer having an opening exposing at least a portion of the connection pad, the redistribution layer of the second interconnection member is connected to the connection pad through a via, and the via covers at least a portion of the passivation layer.

FAN-OUT SEMICONDUCTOR PACKAGE
20170365567 · 2017-12-21 ·

A fan-out semiconductor package includes: a first interconnection member having a through-hole; a semiconductor chip disposed in the through-hole and having an active surface and an inactive surface; an encapsulant encapsulating at least portions of the first interconnection member and the inactive surface of the semiconductor chip; and a second interconnection member disposed on the first interconnection member and the active surface of the semiconductor chip, wherein the first interconnection member and the second interconnection member each include a redistribution layer electrically connected to the connection pads, the semiconductor chip includes a passivation layer having openings exposing at least portions of the connection pads, the redistribution layer of the second interconnection member is connected to the connection pad through a via, a metal layer is disposed between the connection pad and the via, and the metal layer covers at least a portion of the connection pad.

Semiconductor device packages
09837328 · 2017-12-05 · ·

A semiconductor device package that incorporates a combination of ceramic, organic, and metallic materials that are coupled using silver is provided. The silver is applied in the form of fine particles under pressure and a low temperature. After application, the silver forms a solid that has a typical melting point of silver, and therefore the finished package can withstand temperatures significantly higher than the manufacturing temperature. Further, since the silver is an interfacial material between the various combined materials, the effect of differing material properties between ceramic, organic, and metallic components, such as coefficient of thermal expansion, is reduced due to low temperature of bonding and the ductility of the silver.

SEMICONDUCTOR ELEMENT BONDING PORTION AND SEMICONDUCTOR DEVICE
20220310548 · 2022-09-29 · ·

An object is to provide highly reliable semiconductor element bonding portion and semiconductor device that have high heat resistance and improved adhesion between a bonding material and a sealing resin. Provided is a semiconductor element bonding portion in which the semiconductor element 11 and an electrically conductive plate 123a are bonded to each other by a bonding layer 10 and the bonding layer 10 includes a metal nanoparticle sintered body 101 and a coupling agent 102 including an SH group.