Patent classifications
H03F1/3211
COMPENSATION CIRCUIT AND CHIP, METHOD, APPARATUS, STORAGE MEDIUM, AND ELECTRONIC DEVICE
A compensation circuit, chip, method and device, a storage medium, and an electronic device are disclosed. The compensation circuit may include an analog module (102) including an input node (1022) and an output node (1024), wherein the input node (1022) is configured to receive an input signal and the output node (1024) is configured to output an output signal; and a linearity compensation module (104) including a plurality of transconductance units (1042), where the plurality of transconductance units (1042) are configured to acquire a first configuration signal and configure a combination of the plurality of transconductance units (1042) based on the first configuration signal to provide a compensation signal to the output node (1024), and the first configuration signal is configured to indicate a signal at any position in the analog module (102).
MODEL ARCHITECTURE SEARCH AND OPTIMIZATION FOR HARDWARE
Systems, devices, and methods related to using model architecture search for hardware configuration are provided. An example apparatus includes an input node to receive an input signal; a pool of processing units to perform one or more arithmetic operations and one or more signal selection operations, wherein each of the processing units in the pool is associated with at least one parameterized model corresponding to a data transformation operation; and a control block to configure, based on a first parameterized model, a first subset of the processing units in the pool, where the first subset of the processing units processes the input signal to generate a first signal.
TRANSMITTER AND ASSOCIATED CALIBRATION METHOD
The present invention provides a calibration method of a transmitter, wherein the transmitter includes a power amplifier, a transformer, an adjusting circuit and a coupling circuit, wherein the power amplifier receives an input signal to generate an amplified input signal, the transformer receives the amplified input signal to generate an output signal, the adjusting circuit adjusts phase and amplitude of a common mode signal of the amplified input signal to generate a first signal, and the coupling circuit generates a coupled signal to the output signal according to the first signal. In addition, the calibration method includes: controlling the adjusting circuit to have multiple combination; calculating a strength of a second harmonic of the output signal under each combination; and determining a specific condition according to the intensities of the second harmonics under the combinations.
Receiving circuit and associated signal processing method
The present invention provides a receiving circuit, wherein the receiving circuit includes a first ADC, an attenuator, a second ADC, a harmonic generation circuit and an output circuit. In the operations of the receiving circuit, the first ADC performs an analog-to-digital operation on an analog input signal to generate a first digital output signal, the attenuator reduces strength of the analog input signal to generate an attenuated analog input signal, the second ADC performs the analog-to-digital operation on the attenuated analog input signal to generate a second digital input signal, the harmonic generation circuit generates at least one harmonic signal according to the second digital input signal, and the output circuit deletes a harmonic component of the first digital input signal by using the at least one harmonic signal to generate an output signal.
Signal receiver and operation method thereof
A signal receiver includes a data sampler receiving a differential input signal having first and second input signals and determining bit values of the differential input signal based on first and second reference voltages, and a reference voltage generator performing a pre-tuning operation and a post-tuning operation to generate the reference voltages. The reference voltage generator performs the pre-tuning operation by generating first and second initial voltages and adjusting one of the initial voltages to generate third and fourth voltages. After the pre-tuning operation, the reference voltage generator performs the post-tuning operation by increasing or decreasing the third voltage to generate the first reference voltage and decreasing or increasing the fourth voltage to generate the second reference voltage based on a comparison result between the third voltage and the first input signal and a second comparison result between the fourth voltage and second input signal.
High-linearity differential to single ended buffer amplifier
A differential to single-ended buffer amplifier with a swing suppression resistor in the differential amplification architecture is shown. The differential to single-ended buffer amplifier has a positive input terminal, a negative input terminal, a differential to single-ended operational amplifier (DISO op amp), and a swing suppression resistor. The DISO op amp has a non-inverting input terminal and an inverting input terminal respectively coupled to the positive input terminal and the negative input terminal, and it has a single-ended output terminal that outputs the output signal of the differential to single-ended buffer amplifier. The swing suppression resistor is connected between the negative input terminal of the differential to single-ended buffer amplifier and the non-inverting input terminal of the DISO op amp.
Differential amplifier
A differential amplifier is provided, in which generation of unnecessary harmonic distortion in the differential output signal is suppressed. A common mode feedback circuit increases or decreases operating points of an inverting output terminal and a non-inverting output terminal such that an intermediate voltage of voltages respectively provided to an inverting input terminal and a non-inverting input terminal is consistent with to a reference voltage. Variations in voltage at the inverting input terminal and the non-inverting input terminal are suppressed, variations in electrical properties of elements connected to the input terminals are suppressed. Therefore, it is possible to suppress generation of harmonic distortion in the output signals from the inverting output terminal and the non-inverting output terminal.
Dynamic amplifier
A dynamic amplifier includes an amplifier configured to differentially amplify first and second input signals to generate first and second output signals, a bias circuit, and a variable impedance circuit. The bias circuit is connected between a first power node configured to supply a first source voltage and the amplifier, and configured to apply bias to the amplifier. The variable impedance circuit is connected between the amplifier and a second power node configured to supply a second source voltage that is lower than the first source voltage. The variable impedance circuit is configured to adjust amplification gain of the amplifier, by adjusting impedance based on a magnitude of one among the first and second input signals and the first and second output signals.
METHOD AND APPARATUS TO REDUCE INTER SYMBOL INTERFERENCE AND ADJACENT CHANNEL INTERFERENCE IN MIXER AND TIA FOR RF APPLICATIONS
A frontend circuit for a radio frequency (RF) receiver comprises an RF amplifier circuit to receive an RF signal, a local oscillator (LO) circuit to produce a LO signal, a mixer circuit configured to mix the RF signal with the LO signal to produce a down-converted intermediate frequency (IF) signal, a transimpedance amplifier (TIA) circuit to receive the IF signal, and an error reduction circuit operatively coupled to the TIA circuit and configured to reduce voltage error caused by error charge from parasitic capacitance of the frontend circuit.
Radio-frequency Power Amplifier with Amplitude Modulation to Phase Modulation (AMPM) Compensation
An electronic device may include wireless circuitry with a processor, a transceiver, an antenna, and a front-end module coupled between the transceiver and the antenna. The front-end module may include one or more power amplifiers for amplifying a signal for transmission through the antenna. A power amplifier may include a phase distortion compensation circuit. The phase distortion compensation circuit may include one or more n-type metal-oxide-semiconductor capacitors configured to receive a bias voltage. The bias voltage may be set to provide the proper amount of phase distortion compensation.