H03F2203/45024

AMPLIFIERS WITH WIDE INPUT RANGE AND LOW INPUT CAPACITANCE
20210367572 · 2021-11-25 ·

Amplifiers with wide input range and low input capacitance are provided. In certain embodiments, an amplifier input stage includes a pair of input terminals, a pair of n-type input transistors, a first pair of isolation switches connected between the input terminals and the n-type input transistors, a pair of p-type input transistors, and a second pair of isolation switches connected between the input terminals and the p-type input transistors. The amplifier input stage further includes a control circuit that determines whether to use the n-type input transistors and/or the p-type input transistors for amplification based on a detected common-mode voltage of the input terminals. The control circuit opens the first pair of isolation switches to decouple the input terminals from the n-type input transistors when unused, and opens the second pair of isolation switches to decouple the input terminals from the p-type input transistors when unused.

COMMON-GATE AMPLIFYING ARRANGEMENT
20250233563 · 2025-07-17 ·

A common-gate amplifying arrangement. The common-gate amplifying arrangement includes a common-gate amplifier and an inner regulated cascode. The inner regulated cascode amplifies a signal provided by the common-gate amplifier, which is responsive to an input signal.

APPARATUS AND METHODS FOR RADIO FREQUENCY AMPLIFIERS
20230134681 · 2023-05-04 ·

Apparatus and methods for radio frequency (RF) amplification are disclosed. In certain embodiments, an RF amplifier includes an output node configured to output an RF output signal, a main amplifier stage including a differential output, a first differential balun combiner configured to provide a first single-ended RF signal to the output node based on combining a first differential RF signal from the differential output of the main amplifier stage, an auxiliary amplifier stage including a differential output, a transformer component, and a second differential balun combiner configured to generate a second single-ended RF signal based on combining a second differential RF signal from the differential output of the auxiliary amplifier stage. The second differential balun combiner provides the second single-ended RF signal to the output node through the transformer component.

Amplifier
11290064 · 2022-03-29 · ·

An amplifier for a receiver circuit is disclosed. The amplifier has an input node (V.sub.in) and an output node (V.sub.out). It comprises a tunable tank circuit connected to the output node (V.sub.out), a feedback circuit path connected between the output node (V.sub.out) and the input node (V.sub.in), and a tunable capacitor connected between an internal node of the feedback circuit path and a reference-voltage node. A receiver circuit and a communication apparatus is disclosed as well.

ANALOG-TO-DIGITAL CONVERTER CIRCUIT AND IMAGE SENSOR

An analog-to-digital converter circuit includes: a first operation amplifier suitable for comparing a ramp voltage and a voltage to be converted so as to produce an amplification result and outputting the amplification result; a second operation amplifier suitable for comparing the amplification result transferred to a first input terminal with a reference voltage transferred to a second input terminal so as to produce a comparison result and outputting the comparison result; a leakage current measurer suitable for measuring a leakage current to the first input terminal; and a leakage current generator suitable for causing a current of the same amount as that of the leakage current measured by the leakage current measurer to flow to the second input terminal.

AMPLIFIERS SUITABLE FOR MM-WAVE SIGNAL SPLITTING AND COMBINING
20210320634 · 2021-10-14 · ·

A MIMO amplifier circuit operable to couple one or more selectable input ports to one or more selectable output ports. The circuit includes N input transistors and M output transistors. Each input transistor has its base coupled to a respective input port node, its emitter coupled to ground, and its collector connected to an intermediate node. Each output transistor has its base coupled to a bias node, its emitter connected to the intermediate node, and its collector coupled to a respective output port nodes. Each input transistor enables the respective input port node when its base is biased. Each output transistor enables the respective output port node when its bias node is asserted. The base of the input transistor for each enabled port is biased to provide a quiescent current I.sub.0*m/n through that input transistor, where m is the number of enabled output ports and n is the number of enabled input ports.

Chopper amplifiers with tracking of multiple input offsets
11139789 · 2021-10-05 · ·

Chopper amplifiers with tracking of multiple input offsets are disclosed herein. In certain embodiments, a chopper amplifier includes chopper amplifier circuitry including an input chopping circuit, an amplification circuit, and an output chopping circuit electrically connected along a signal path. The amplification circuit includes two or more pairs of input transistors, from which a control circuit chooses a selected pair of input transistors to amplify an input signal. The chopper amplifier further incudes an offset correction circuit that senses the signal path to generate an input offset compensation signal for the amplification circuit. Furthermore, the offset correction circuit separately tracks an input offset of each of the two or more pairs of input transistors.

Configurable switched power amplifier for efficient high/low output power

Power amplifiers and related methods are disclosed having configurable switched mode operation in a high-power mode of operation and a low-power mode of operation. The power amplifiers have a first cascode amplifier coupled to receive a positive differential input and a second cascode amplifier coupled to receive a negative differential input. The first and second cascode amplifiers include output stages and first/second input stages. The first input stages and the second input stages are enabled in a high-power mode of operation. The first input stages are disabled and the second input stages are enabled during a low-power mode of operation. For further embodiments, a switchable clamp operates in the low-power mode to clamp a voltage output for the second input stages. For further embodiments, the output stages are provided a variable voltage bias or are coupled to tunable capacitances that are varied between the low-power and high-power modes.

Servo-amplifier with closed-loop biasing

A servo-amplifier includes a first bipolar transistor, a second bipolar transistor, a cascode transistor, and a bias transistor. The second bipolar transistor includes an emitter terminal that is connected to an emitter terminal of the first bipolar transistor to form a differential amplifier. The cascode transistor includes a source terminal that is connected to a collector terminal of the first bipolar transistor. The bias transistor is coupled to the first bipolar transistor, the second bipolar transistor and the cascode transistor. The bias transistor is configured to generate a bias voltage to drive a gate terminal of the cascode transistor based on a voltage at a base terminal of the first bipolar transistor and a voltage at a base terminal of the second bipolar transistor. As a result, neither of the bipolar transistors enters a saturation region during transient or steady state operation.

Amplifiers suitable for mm-wave signal splitting and combining

A MIMO amplifier circuit operable to couple one or more selectable input ports to one or more selectable output ports. The circuit includes N input transistors and M output transistors. Each input transistor has its base coupled to a respective input port node, its emitter coupled to ground, and its collector connected to an intermediate node. Each output transistor has its base coupled to a bias node, its emitter connected to the intermediate node, and its collector coupled to a respective output port nodes. Each input transistor enables the respective input port node when its base is biased. Each output transistor enables the respective output port node when its bias node is asserted. The base of the input transistor for each enabled port is biased to provide a quiescent current I.sub.0*m/n through that input transistor, where m is the number of enabled output ports and n is the number of enabled input ports.