Patent classifications
H03M1/18
Analog Multiplier Accumulator with Unit Element Gain Balancing
A Gain Balanced Analog Multiply-Accumulator (AMAC) has an inference memory which outputs subsets of inference data comprising X input values and one or more associated W coefficient values. The Gain Balanced AMAC has a number of Analog Multiplier-Accumulator Unit Elements (AMAC UE) in equal number to the number of X input values in each subset of inference data. In each of a series of multiply-accumulate cycles, the X input values and one or more W coefficient values from the inference memory are applied to each AMAC UE to generate a charge corresponding to the multiplication of X input value and W coefficient value of each AMAC UE which is transferred to a shared analog charge bus. The inference memory applies the X input value and W coefficient values of each subset to a different AMAC UE on subsequent cycles to balance the gain of the AMAC such that gain differences from one AMAC UE to another are not cumulative.
Analog Multiplier Accumulator with Unit Element Gain Balancing
A Gain Balanced Analog Multiply-Accumulator (AMAC) has an inference memory which outputs subsets of inference data comprising X input values and one or more associated W coefficient values. The Gain Balanced AMAC has a number of Analog Multiplier-Accumulator Unit Elements (AMAC UE) in equal number to the number of X input values in each subset of inference data. In each of a series of multiply-accumulate cycles, the X input values and one or more W coefficient values from the inference memory are applied to each AMAC UE to generate a charge corresponding to the multiplication of X input value and W coefficient value of each AMAC UE which is transferred to a shared analog charge bus. The inference memory applies the X input value and W coefficient values of each subset to a different AMAC UE on subsequent cycles to balance the gain of the AMAC such that gain differences from one AMAC UE to another are not cumulative.
Image sensor chip that feeds back voltage and temperature information, and an image processing system having the same
An image sensor chip includes an internal voltage generator for generating internal voltages using an external voltage received at a first terminal of the image sensor chip, a temperature sensor for generating a temperature voltage, a selection circuit for outputting one of the external voltage, the internal voltages, and the temperature voltage, a digital code generation circuit for generating a digital code using an output voltage of the selection circuit, and a second terminal for outputting the digital code from the image sensor chip.
RANGING SYSTEMS AND METHODS FOR DECREASING TRANSITIVE EFFECTS IN MULTI-RANGE MATERIALS MEASUREMENTS
A measurement system includes a gain chain configured to amplify an analog input signal; a range selector configured to select a gain between the analog input signal and a plurality of analog-to-digital converter (ADC) outputs from a plurality of ADCs, wherein each ADC output has a path, and a gain of each output path is made up of a plurality of gain stages in the gain chain; and a mixer configured to combine the plurality of ADC outputs into a single mixed output.
Differential converter with offset cancelation
In described examples, a sample and hold circuit is configured to periodically connect one input of an op-amp to a reference voltage through a switch while a second input of the op-amp is connected to an output of the op-amp. Offset cancellation is performed by storing a sampled offset on a sampling capacitor coupled to the second input of the op-amp.
Image sensor
It is an object of the present technology to provide an image sensor capable of reducing crosstalk in an AD conversion unit. The image sensor includes: capacitors in an even-numbered column region; and a capacitor in an odd-numbered column region disposed facing the capacitors in the even-numbered column region with different areas.
CURRENT TO DIGITAL CONVERTER CIRCUIT, OPTICAL FRONT END CIRCUIT, COMPUTED TOMOGRAPHY APPARATUS AND METHOD
A current to digital converter circuit has an integrator amplifier with an input adapted to receive a current signal and an output adapted to provide a voltage signal as a function of an integration of the current signal, a quantizer circuit with an input which is coupled to the output of the integrator amplifier and with an output adapted to provide a binary result signal as a function of a comparison of the voltage signal with at least a first reference voltage signal, a digital-to-analog converter circuit which is coupled in a switchable manner as a function of the binary result signal to the input of the integrator amplifier, and a controlled current source which is coupled to the output of the integrator amplifier via a first switch which is controlled as a function of the binary result signal such that an auxiliary current is supplied to the output of the integrator amplifier.
CURRENT TO DIGITAL CONVERTER CIRCUIT, OPTICAL FRONT END CIRCUIT, COMPUTED TOMOGRAPHY APPARATUS AND METHOD
A current to digital converter circuit has an integrator amplifier with an input adapted to receive a current signal and an output adapted to provide a voltage signal as a function of an integration of the current signal, a quantizer circuit with an input which is coupled to the output of the integrator amplifier and with an output adapted to provide a binary result signal as a function of a comparison of the voltage signal with at least a first reference voltage signal, a digital-to-analog converter circuit which is coupled in a switchable manner as a function of the binary result signal to the input of the integrator amplifier, and a controlled current source which is coupled to the output of the integrator amplifier via a first switch which is controlled as a function of the binary result signal such that an auxiliary current is supplied to the output of the integrator amplifier.
CONTROL CIRCUIT FOR AN ELECTRIC MOTOR AND CONTROLLING METHOD THEREOF
A control circuit for an electric motor includes low and high voltage subcircuits, and an isolation barrier therebetween. The low voltage subcircuit comprises a current controller configured to generate a driving signal, and a feedback loop. The high voltage subcircuit comprises a power bridge configured to output a current that drives the motor, a current sensor configured to measure the current, an analog front-end and an analog-to-digital converter (ADC). The analog front-end is configured to apply as a function of the measured current. The isolation barrier comprises an isolator having: first and second channels to pass respectively a clock signal and a control signal from the low to high voltage subcircuit to select the gain; and third and fourth channels to pass respectively an output signal of the ADC and a replica of the clock signal from the high to low voltage subcircuit.
CONTROL CIRCUIT FOR AN ELECTRIC MOTOR AND CONTROLLING METHOD THEREOF
A control circuit for an electric motor includes low and high voltage subcircuits, and an isolation barrier therebetween. The low voltage subcircuit comprises a current controller configured to generate a driving signal, and a feedback loop. The high voltage subcircuit comprises a power bridge configured to output a current that drives the motor, a current sensor configured to measure the current, an analog front-end and an analog-to-digital converter (ADC). The analog front-end is configured to apply as a function of the measured current. The isolation barrier comprises an isolator having: first and second channels to pass respectively a clock signal and a control signal from the low to high voltage subcircuit to select the gain; and third and fourth channels to pass respectively an output signal of the ADC and a replica of the clock signal from the high to low voltage subcircuit.