H01L23/291

SEMICONDUCTOR DEVICE, AND METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE

A semiconductor device includes a nitride semiconductor laminated structure formed on a substrate, a source electrode formed on the nitride semiconductor laminated structure, a drain electrode and a gate electrode, and a surface protection film covering the nitride semiconductor laminated structure. the nitride semiconductor laminated structure includes: a first nitride semiconductor layer formed on the substrate; and a second nitride semiconductor layer formed on the first nitride semiconductor layer and having a composition different from the first nitride semiconductor layer. The surface protection film includes: a first insulating film formed to have contact with the gate electrode; and a second insulating film formed adjacent to the first insulating film and having a higher carbon concentration than the first insulating film.

PROTECTIVE LAYER FOR GATE CAP REINFORCEMENT

Embodiments described herein may be related to apparatuses, processes, and techniques related to protecting metal gates within transistor gate structures during SAC patterning. In particular, embodiments include area selective deposition techniques to deposit films on the gate or on a gate cap that have a good selectivity to SAC etch. In embodiments the film may include a combination of zirconium and/or oxygen, or may include zirconium oxide. Other embodiments may be described and/or claimed.

HIGH ELECTRON MOBILITY TRANSISTOR AND METHOD OF MANUFACTURING THE SAME

The present disclosure provides a high electron mobility transistor including a channel layer; a barrier layer on the channel layer and configured to induce formation of a 2-dimensional electron gas (2DEG) to the channel layer; a p-type semiconductor layer on the barrier layer; a first passivation layer on the barrier layer and including a quaternary material of Al, Ga, O, and N; a gate electrode on the p-type semiconductor layer; and a source electrode and a drain electrode provided on both sides of the barrier layer and separated from the gate electrode.

HERMETICALLY SEALED GLASS PACKAGE
20220406672 · 2022-12-22 · ·

A package for encapsulating a functional area against an environment includes a base substrate and a cover substrate, the base substrate together with the cover substrate defining at least part of the package or defining the package, and furthermore including the at least one functional area provided in the package, and a blocking way for reducing permeation between the environment and the functional area. The package may include at least one laser bonding line, and the substrates of the package can be hermetically joined to one another by the at least one laser bonding line, and the laser bonding line has a height (HL) perpendicular to its bonding plane.

Semiconductor device and method for fabricating the same

A semiconductor device includes a dielectric layer, a conductive layer formed over the dielectric layer, and a reduction sacrificial layer formed between the dielectric layer and the conductive layer, wherein the reduction sacrificial layer includes a first reduction sacrificial material having higher electronegativity than the dielectric layer, and a second reduction sacrificial material having higher electronegativity than the first reduction sacrificial material.

Field effect transistor
11527629 · 2022-12-13 · ·

A field-effect transistor includes a gate electrode formed on an electron supply layer thereon, a source electrode and a drain electrode thereon; and also the field-effect transistor includes an insulation film for covering the electron supply layer, and an opening portion of the insulation film, having trapezoidal prism's oblique contour faces, being provided in a region to form the gate electrode in the insulation film. It is so arranged that the gate electrode is made to have a Schottky junction with respect to a region where the electron supply layer is exposed through the opening portion, and also that the trapezoidal prism's oblique contour faces each formed by the opening portion have inclination angles in a range from 25 degrees to 75 degrees with respect to a surface of the electron supply layer.

MULTILAYER ENCAPSULATION FOR HUMIDITY ROBUSTNESS AND HIGHLY ACCELERATED STRESS TESTS AND RELATED FABRICATION METHODS

A semiconductor die includes a semiconductor body, and a multi-layer environmental barrier on the semiconductor body. The multi-layer environmental barrier includes a plurality of sublayers that are stacked on the semiconductor body. Each of the sublayers comprises a respective stress in one or more directions, where the respective stresses of at least two of the sublayers are different. The sublayers may include a first stressor sublayer comprising first stress, and a second stressor sublayer comprising a second stress that at least partially compensates for the first stress in the one or more directions. Related devices and methods of fabrication are also discussed.

MULTILAYER ENCAPSULATION FOR HUMIDITY ROBUSTNESS AND RELATED FABRICATION METHODS

A semiconductor die includes a semiconductor body, and a multi-layer environmental barrier on the semiconductor body. The multi-layer environmental barrier includes first and second sublayers of first and second oxide materials, respectively, where the first oxide material is different than the second oxide material. Related devices and fabrication methods are also discussed.

SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
20220376064 · 2022-11-24 ·

Some embodiments of the disclosure provide a semiconductor device. The semiconductor device comprises: a substrate; a first nitride semiconductor layer on the substrate; a second nitride semiconductor layer on the first nitride semiconductor layer and having a band gap greater than a band gap of the first nitride semiconductor layer; a group III-V dielectric layer disposed on the second nitride semiconductor layer; a gate electrode disposed on the second nitride semiconductor layer; and a first passivation layer disposed on the group III-V dielectric layer, wherein the group III-V dielectric layer is separated from the gate electrode by the first passivation layer.

EDGE ENCAPSULATION FOR HIGH VOLTAGE DEVICES

A semiconductor device architecture includes a silicon substrate having sidewalls that are passivated by encapsulating the sidewalls in dielectric materials having high electric field strength. Encapsulating all the sidewalls using high field strength dielectric materials eliminates electrical paths in air or vacuum and confines the electric fields in these high field strength materials, increasing the breakdown voltage relative to unencapsulated devices and allowing the device to withstand greater standoff voltages. In some cases, encapsulating the sidewalls in this manner can allow the device to withstand voltages of 500V or greater.