Patent classifications
H01L2924/351
Semiconductor device having conductive film
A semiconductor device includes first conductive films that are provided, above a semiconductor substrate, at least on both sides of a non-formation region in which the first conductive films are not provided; an interlayer dielectric film including a first portion that is provided on the non-formation region, second portions provided above the first conductive film on both sides of the non-formation region, and a step portion that connects the first portion and the second portions; a second conductive film provided above the interlayer dielectric film; through terminal portions that penetrate the second portions of the interlayer dielectric film; and a wire bonded with the second conductive film above the first portion, where the through terminal portions include one or more first through terminal portions and one or more second through terminal portions being provided at positions opposite to each other with a bonded portion of the wire being interposed therebetween.
Semiconductor package and manufacturing method thereof
A manufacturing method of a semiconductor package includes at least the following steps. A rear surface of a semiconductor die is attached to a patterned dielectric layer of a first redistribution structure through a die attach material, where a thickness of a portion of the die attach material filling a gap between the rear surface of the semiconductor die and a recessed area of the patterned dielectric layer is greater than a thickness of another portion of the die attach material interposed between the rear surface of the semiconductor die and a non-recessed area of the patterned dielectric layer. An insulating encapsulant is formed on the patterned dielectric layer of the first redistribution structure to cover the semiconductor die and the die attach material. Other methods for forming a semiconductor package are also provided.
METAL JOINTED BODY, SEMICONDUCTOR DEVICE, WAVE GUIDE TUBE, AND METHOD FOR JOINING MEMBERS TO BE JOINED
Provided is a metal jointed body, joined by solid-phase joining in the atmosphere, in which no protrusion of molten joining material occurs, that improves dimensional stability. A metal jointed body is formed by (A) making Ag films of two metal laminated bodies opposed to each other, the metal jointed body being configured by sequentially laminating a Zn film and an Ag film on an Al substrate serving as a member to be joined, and (B) bringing the Ag films into contact with each other, then (C) heating is performed while pressurizing, and closely adhering and solid-phase joining the Ag films to each other. The completed metal jointed body is a portion where Al—Ag alloy layers are provided on both sides of an Ag—Zn—Al alloy layer to join the Al substrates to each other.
Semiconductor package
A semiconductor package includes a package substrate, a lower semiconductor chip on the package substrate, an interposer on the lower semiconductor chip, the interposer including a plurality of pieces spaced apart from each other, an upper semiconductor chip on the interposer, and a molding member covering the lower semiconductor chip and the interposer.
SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SEMICONDUCTOR DEVICE
Joining a second supporting member to one surface of a semiconductor chip through an upper layer joining portion includes: forming, on the one surface, a pre-joining layer by pressure-sintering a first constituent member containing a sintering material on the one surface such that spaces between the plurality of protrusions are filled with the pre-joining layer and the pre-joining layer has a flat surface on a side of the pre-joining layer away from the semiconductor chip; arranging, on the flat surface, the second supporting member through a second constituent member containing a sintering material; and heating and pressurizing the second constituent member. Thereby, an upper layer joining portion is formed by the second constituent member and the pre-joining layer.
Semiconductor structure having counductive bump with tapered portions and method of manufacturing the same
A method for fabricating a semiconductor structure is provided. The method includes: providing a semiconductor chip comprising an active surface; forming a conductive bump over the active surface of the semiconductor chip; and coupling the conductive bump to a substrate. The conductive bump includes a plurality of bump segments including a first group of bump segments and a second group of bump segments. Each bump segment has a same segment thickness in a direction orthogonal to the active surface of the semiconductor chip, and each bump segment has a volume defined by a multiplication of the same segment thickness with an average cross-sectional area of the bump segment in a plane parallel to the active surface of the semiconductor chip. A ratio of a total volume of the first group of bump segments to a total volume of the second group of bump segments is between 0.03 and 0.8.
Display device
The display device includes a flexible base layer including a first region and a second region located around the first; a display unit on one surface of the first region and including a light emitting element; a driving circuit on the second region and including a plurality of first bumps arranged in a first row and a plurality of second bumps arranged in a second row, the driving circuit includes a third bump in the first row and disposed outward relative to the plurality of first bumps, a first and second reference bump each disposed at a center of the plurality of first and second bumps that are disposed along a reference line defined in a column direction vertically intersecting a row direction, the remaining first and second bumps excluding the first reference bump and the second reference bump arranged to have a preset slope with respect to the reference line.
Package with embedded electronic component being encapsulated in a pressureless way
A method of manufacturing an electronic package is disclosed. The described method includes (a) placing an electronic component on at least one layer structure; (b) encapsulating the electronic component by an encapsulant in a pressureless way; and (c) forming at least one further layer structure at the layer structure to thereby form a stack beneath the encapsulated electronic component. A further described electronic package includes (a) a stack comprising at least one layer structure and at least one further layer structure; (b) an electronic component being placed on the stack; and (c) an encapsulant encapsulating the electronic component, wherein the encapsulant has been formed in a pressureless way. Further described is an electronic device comprising such an electronic package.
SEMICONDUCTOR STRUCTURE AND METHOD FOR FORMING THE SAME
A method for forming a semiconductor structure includes receiving a first die having a first interconnect structure and a first bonding layer over the first interconnect structure, and a second die having a second interconnect structure and a second bonding layer over the second interconnect structure; forming a recess indenting into the first bonding layer; and forming a positioning member on the second bonding layer. The method further includes bonding the second die over the first die; and disposing the positioning member into the recess. The positioning member includes dielectric, is surrounded by the first bonding layer, and is isolated from the first interconnect structure and the second interconnect structure.
SEMICONDUCTOR CHIP WITH REDUNDANT THRU-SILICON-VIAS
A semiconductor chip with conductive vias and a method of manufacturing the same are disclosed. The method includes forming a first plurality of conductive vias in a layer of a first semiconductor chip The first plurality of conductive vias includes first ends and second ends. A first conductor pad is formed in ohmic contact with the first ends of the first plurality of conductive vias.