H03F3/3022

Buffer circuit for radio frequency signals
11159133 · 2021-10-26 · ·

A buffer circuit for a radio frequency (RF) signal includes a single leg and a feedback mesh. The single leg is coupled between a voltage supply and ground. The single leg includes a pMOS FET and an nMOS FET, and an output terminal defined at drain terminals of the pMOS FET and the nMOS FET. The buffer circuit includes an input terminal capacitively coupled to gates of the pMOS FET and the nMOS FET. The input terminal is configured to receive the RF signal, and a buffered signal is provided on the output terminal. The feedback mesh is coupled to the output terminal and coupled to the gates of the pMOS FET and the nMOS FET. The feedback mesh includes a series-coupled inductive-resistive feedback impedance, and a resistive feedback impedance in parallel with the series-coupled inductive-resistive feedback impedance.

Common source preamplifier for a MEMS capacitive sensor

A common source preamplifier for a MEMS capacitive sensor is disclosed. The preamplifier is a single-stage amplifier employing negative feedback. The preamplifier provides stable gain independent of temperature and at the same time provides effective buffering for a subsequent stage. Further, the preamplifier may be configured to provide different values of gain. Furthermore, the preamplifier has lower noise and consumes lesser area and lesser power than prior art.

Slew rate enhancement circuit
11081036 · 2021-08-03 · ·

The disclosure provides a slew rate enhancement apparatus that is connected to an operational amplifier that receives an input signal and generates an output signal according to the input signal for driving a pixel. The slew rate enhancement apparatus comprises a signal edge detector, a comparator, an adjustment unit. The signal edge detector is coupled to the operational amplifier and configured to detect a signal edge and outputting a difference signal corresponding to a difference between the input and output signals. The comparator is coupled to the signal edge detector to receive the difference signal and configured to generate a control signal according to the difference signal. The adjustment unit is coupled to the comparator to receive the control signal, and configured to couple a compensation signal generated by a current source to the operational amplifier according to the control signal to enhance a slew rate of the operation amplifier.

Amplifier circuit

An amplifier circuit includes, a first transistor and a first resistor connected in series between a power supply voltage and an output terminal. A second transistor and a second resistor are connected in series between the output terminal and a ground reference voltage. There is a first operational amplifier and a second operational amplifier. A first detection current corresponding to a voltage drop across first resistor is generated. A second detection current corresponding to a voltage drop across the second resistor is generated. A first replication circuit subtracts the second detection current from the first detection current. A third resistor conducts the current obtained by subtracting the second detection current from the first detection current.

HIGH VOLTAGE OUTPUT STAGE

An amplifier circuit includes a high-voltage output stage. The high-voltage output stage includes an output terminal, a high-side output circuit, a low-side output circuit, and a feedback circuit. The high-side output circuit sources current to the output terminal, and includes a high-side input transistor, a first high-side cascode transistor coupled to the high-side input transistor, and a second high-side cascode transistor coupled to the first high-side cascode transistor and the output terminal. The low-side output circuit sinks current from the output terminal, and includes a low-side input transistor, a first low-side cascode transistor coupled to the low-side input transistor, and a second low-side cascode transistor coupled to the first low-side cascode transistor and the output terminal. The feedback circuit is configured to bias the second high-side cascode transistor and the second low-side cascode transistor based on a sense voltage generated by the high-side output circuit or the low-side output circuit.

Current integrator for OLED panel

The present invention includes a current integrator for an organic light-emitting diode (OLED) panel. The current integrator includes an operational amplifier, which includes an output stage. The output stage, coupled to an output terminal of the current integrator, includes a first output transistor, a second output transistor, a first stack transistor and a second stack transistor. The first stack transistor is coupled between the first output transistor and the output terminal. The second stack transistor is coupled between the second output transistor and the output terminal.

DECISION FEEDBACK EQUALIZER CIRCUIT AND SEMICONDUCTOR INTEGRATED CIRCUIT THAT INCLUDES DECISION FEEDBACK EQUALIZER CIRCUIT
20210184640 · 2021-06-17 · ·

A decision feedback equalizer circuit includes first and second equalizers implemented in parallel. Each equalizer includes: an adder; and a comparator configured to alternatingly perform refreshing and sampling for a differential signal output from the adder. The comparator includes: a differential amplifier configured to output a differential signal having same values in a refresh period, and output a differential signal corresponding to the differential signal output from the adder in a sampling period; and a latch circuit configured to perform a decision operation based on a comparison between two signals that form the differential signal output from the differential amplifier, and to latch a decision result. The adder in the first equalizer controls the differential signal based on the decision in the second equalizer, and the adder in the second equalizer controls the differential signal based on the decision in the first equalizer.

BUFFER CIRCUIT FOR RADIO FREQUENCY SIGNALS
20210184637 · 2021-06-17 ·

A buffer circuit for a radio frequency (RF) signal includes a single leg and a feedback mesh. The single leg is coupled between a voltage supply and ground. The single leg includes a pMOS FET and an nMOS FET, and an output terminal defined at drain terminals of the pMOS FET and the nMOS FET. The buffer circuit includes an input terminal capacitively coupled to gates of the pMOS FET and the nMOS FET. The input terminal is configured to receive the RF signal, and a buffered signal is provided on the output terminal. The feedback mesh is coupled to the output terminal and coupled to the gates of the pMOS FET and the nMOS FET. The feedback mesh includes a series-coupled inductive-resistive feedback impedance, and a resistive feedback impedance in parallel with the series-coupled inductive-resistive feedback impedance.

Clock drive circuit

The present disclosure provides a clock driver circuit, including: an input stage, a double-ended to single-ended conversion stage and a driver output stage connected in sequence. The input stage includes two mutually loaded differential amplifiers and a common mode negative feedback loop. The differential amplifiers are connected to a differential clock signal for amplification to generate a common mode voltage. The common mode feedback circuit is connected to an output end of the differential amplifiers to stabilize the output amplitude of the common mode voltage. The double-ended to single-ended conversion stage converts a differential sine clock signal output by the double-ended common mode voltage into a single-ended square wave clock signal. The driver output stage includes a multi-stage cascaded push-pull phase inverter to improve the drive capability of the square wave clock signal.

Output stage circuit, operational amplifier, and signal amplifying method capable of suppressing variation of output signal
11005434 · 2021-05-11 · ·

An output stage circuit of an operational amplifier, the operational amplifier, and a signal amplifying method applied to the operational amplifier are provided. The output stage circuit includes an inverting circuit and a compensation module. The inverting circuit is electrically connected to a gain stage circuit of the operational amplifier. The inverting circuit generates an output signal of the operational amplifier. The compensation module includes a first compensation circuit, including a first current providing path and a first suppression activation circuit. The first current providing path provides a first compensation current. The first suppression activation circuit conducts the first compensation current to the inverting circuit if a first compensation condition related to a first gain stage signal generated by the gain stage circuit is satisfied. Variation of the output signal is suppressed because of the first compensation current.