Patent classifications
H03K17/04113
Method of operating a semiconductor device having a desaturation channel structure and related methods of manufacture
A semiconductor device includes a first IGBT cell having a second-type doped drift zone and a desaturation semiconductor structure for desaturating a charge carrier concentration in the first IGBT cell. The desaturation semiconductor structure includes a first-type doped region forming a pn-junction with the drift zone and two trenches arranged in the first-type doped region and arranged beside the first IGBT cell in a lateral direction. The two trenches confine a mesa region including a first-type doped desaturation channel region and a first-type doped body region at least in the lateral direction. The desaturation channel region and the body region adjoin each other, and the desaturation channel region is a depletable region. Related methods of manufacture are also described.
Control device for power supply line
A control device for connecting between two portions of an electrical power supply line. The device includes a bipolar transistor including a wide bandgap semiconductor material and having its emitter connected to one portion of the power supply line, its collector connected to another portion of the power supply line, and the device also including control connected to the base of the transistor.
Method of Operating a Semiconductor Device Having a Desaturation Channel Structure and Related Methods of Manufacture
A semiconductor device includes a first IGBT cell having a second-type doped drift zone and a desaturation semiconductor structure for desaturating a charge carrier concentration in the first IGBT cell. The desaturation semiconductor structure includes a first-type doped region forming a pn-junction with the drift zone and two trenches arranged in the first-type doped region and arranged beside the first IGBT cell in a lateral direction. The two trenches confine a mesa region including a first-type doped desaturation channel region and a first-type doped body region at least in the lateral direction. The desaturation channel region and the body region adjoin each other, and the desaturation channel region is a depletable region. Related methods of manufacture are also described.
Semiconductor device having a desaturation channel structure for desaturating a charge carrier concentration in an IGBT cell
A semiconductor device includes a first IGBT cell having a second-type doped drift zone and a desaturation semiconductor structure for desaturating a charge carrier concentration in the first IGBT cell. The desaturation semiconductor structure includes a first-type doped region forming a pn-junction with the drift zone and two trenches arranged in the first-type doped region and arranged beside the first IGBT cell in a lateral direction. The two trenches confine a mesa region including a first-type doped desaturation channel region and a first-type doped body region at least in the lateral direction. The desaturation channel region and the body region adjoin each other, and the desaturation channel region is a depletable region.
Gate drive circuit, test device, and switching method
A gate drive circuit is used in a dynamic characteristic test on a power semiconductor, the gate drive circuit includes a voltage source configured to change a gate voltage of a gate of the power semiconductor, a plurality of resistance setting circuits connected in parallel with the voltage source and the gate, and a switching circuit connecting at least one resistance setting circuit of the resistance setting circuits to the voltage source and the gate.
Semiconductor Device Having a Desaturation Channel Structure for Desaturating a Charge Carrier Concentration in an IGBT Cell
A semiconductor device includes a first IGBT cell having a second-type doped drift zone and a desaturation semiconductor structure for desaturating a charge carrier concentration in the first IGBT cell. The desaturation semiconductor structure includes a first-type doped region forming a pn-junction with the drift zone and two trenches arranged in the first-type doped region and arranged beside the first IGBT cell in a lateral direction. The two trenches confine a mesa region including a first-type doped desaturation channel region and a first-type doped body region at least in the lateral direction. The desaturation channel region and the body region adjoin each other, and the desaturation channel region is a depletable region.
Method of operating a semiconductor device having an IGBT and desaturation channel structure
A semiconductor device is operated by applying a gate voltage with a first value to a gate electrode terminal such that current flows through the IGBT between first and second electrode terminals and current flow through a desaturation channel is substantially blocked. A gate voltage with a second value is applied to the gate electrode terminal the absolute value of which is lower than that of the first value, such that current flows through the IGBT between the first and second electrode terminals and charge carriers flow as a desaturating current through the desaturation channel to the first electrode terminal. A gate voltage with a third value is applied to the gate electrode terminal, the absolute value of which is lower than that of the first and second values, such that current flow through the IGBT between the first and second electrode terminals is substantially blocked.
Switch arrangement for a converter
A switch arrangement for a converter comprises a first series connection of at least two semiconductor switches between two terminals of the switch arrangement. A second series connection of a first capacitor and a first diode circuit is electrically connected in parallel to first part of the first series connection between a first terminal of the two terminals and a node between the two switches. The switch arrangement is configured to provide a quasi-multilevel operation that switches the at least two switch pairs between a non-conducting state and a conducting state via at least one intermediate transient state that switches a first of at least two switch pairs before a second of the at least two switch pairs to thereby increase effective voltage capability of the at least two switch pairs between the two terminals of the switch arrangement.