H10B12/03

SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING SAME
20220406735 · 2022-12-22 · ·

Provided is a semiconductor device, including an insulating layer, a transistor located on the insulating layer, and a conductive structure, in which the transistor includes: a source, a channel and a drain arranged in parallel, as well as a gate dielectric layer and a gate structure, in which the gate dielectric layer is located between the gate structure and the channel; the conductive structure covers one sidewall of the channel and is used for grounding; the gate structure is disposed around the other three sidewalls of the channel; and the gate structure and the conductive structure are isolated from each other.

SEMICONDUCTOR STRUCTURE AND FABRICATION METHOD THEREOF
20220406915 · 2022-12-22 ·

Embodiments provide a semiconductor structure and a fabrication method. The method includes: providing a substrate, the substrate being provided with a plurality of first trenches extending along a first direction and a plurality of second trenches extending along a second direction, and a depth of each of the plurality of first trenches being less than a depth of each of the plurality of second trenches; forming a first isolation structure to cover the substrate and fill the plurality of first trenches and the plurality of second trenches; forming a plurality of third trenches positioned in the substrate at bottoms of the plurality of first trenches and extending along the first direction; forming a second isolation structure to fill the plurality of first trenches and the plurality of third trenches; forming gate structures surrounding the substrate between the plurality of first trenches along the second direction.

SEMICONDUCTOR MEMORY DEVICE
20220406783 · 2022-12-22 · ·

A semiconductor memory device includes a substrate, memory layers, a first wiring disposed at a position closer to the substrate than memory layers or a position farther from the substrate than memory layers, a transistor layer disposed between memory layers and the first wiring, and a second wiring connected to the memory layers and the transistor layer. Each of memory layers includes a memory unit, a first semiconductor layer connected between the memory unit and the second wiring, a first electrode opposed to the first semiconductor layer, a third wiring connected to the first electrode, a second semiconductor layer electrically connected to one end portion of the third wiring, and a second electrode opposed to the second semiconductor layer. The transistor layer includes a third semiconductor layer connected between the first wiring and the second wiring, and a third electrode opposed to the third semiconductor layer.

MEMORY CELL AND SEMICONDUCTOR MEMORY DEVICE WITH THE SAME
20220399341 · 2022-12-15 ·

A semiconductor memory device and method for making the same. The semiconductor device includes a transistor laterally extending in a direction parallel to a substrate and including an active layer over the substrate, the active layer having a first end and a second end; bit line contact nodes formed on an upper surface and a lower surface of the first end of the active layer, respectively; a bit line side-ohmic contact vertically extending and connecting to the first end of the active layer and the bit line contact nodes; a bit line extending in a vertical direction to the substrate and connected to the bit line side-ohmic contact; and a capacitor connected to the second end of the active layer.

MICROELECTRONIC DEVICES, RELATED ELECTRONIC SYSTEMS, AND METHODS OF FORMING MICROELECTRONIC DEVICES
20220399309 · 2022-12-15 ·

A microelectronic device comprises a first microelectronic device structure and a second microelectronic device structure attached to the first microelectronic device structure. The first microelectronic device structure comprises a memory array region comprising a stack structure comprising levels of conductive structures vertically alternating with levels of insulative structures, and staircase structures at lateral ends of the stack structure. The memory array region further comprises vertical stacks of memory cells, at least one of the vertical stacks of memory cells comprising stacked capacitor structures, each stacked capacitor structure comprising capacitor structures vertically spaced from each other by at least a level of the levels of insulative structures, transistor structures, each transistor structure operably coupled to a capacitor structure and to one of the conductive structures of the levels of conductive structures, and a conductive pillar structure vertically extending through the transistor structures. The first microelectronic device further comprises conductive contact structures in electrical communication with the levels of conductive structures at steps of the staircase structures. The second microelectronic device comprises control logic devices configured to effectuate at least a portion of control operations for the vertical stacks of memory cells, conductive interconnect structures vertically extending through an oxide material and in electrical communication with the conductive contact structures, and an additional conductive interconnect structure vertically extending through the oxide material and in electrical communication with the conductive pillar structure of the at least one of the vertical stacks of memory cells. Related microelectronic devices, electronic systems, and methods are also described.

SEMICONDUCTOR STRUCTURE AND METHOD OF MANUFACTURING THE SAME
20220384428 · 2022-12-01 ·

A semiconductor structure and a method of manufacturing a semiconductor structure are provided. The method includes forming a conductive layer on a precursor memory structure, in which the precursor memory structure includes a plurality of transistors and a plurality of contact plugs disposed on and connected to the transistors. The conductive layer in a TEG region is then patterned to form a first patterned conductive layer on the precursor memory structure. The first patterned conductive layer is then patterned to form a plurality of first landing pads extending along a first direction, in which the first landing pads are separated from each other in a second direction that is different from the first direction and are electrically connected to each other through the contact plugs and the transistors.

METHOD FOR MANUFACTURING MEMORY AND MEMORY
20220384445 · 2022-12-01 ·

The disclosure provides a method for manufacturing a memory and the memory. The method includes that a laminated structure is formed on a substrate, in which the laminated structure comprises sacrificial layers and supporting layers arranged alternately, a top layer of the laminated structure is a supporting layer, and a supporting layer between two sacrificial layers is provided with intermediate holes filled with a sacrificial material; capacitor holes penetrating through the laminated structure are formed; a first polar plates are formed on the hole walls and the hole bottoms of the capacitor holes; areas corresponding to the intermediate holes in the supporting layer located on the top layer of the laminated structure are removed to form capacitor opening holes, which exposes a sacrificial layer; and all the sacrificial layers and all the sacrificial material are removed through the capacitor opening holes.

SEMICONDUCTOR MEMORY DEVICE AND A METHOD OF FABRICATING THE SAME
20220375941 · 2022-11-24 ·

A semiconductor memory device including: a stack structure including a plurality of layers that are vertically stacked on a substrate, each of the plurality of layers including a word line, a channel layer, and a data storage element electrically connected to the channel layer; and a bit line that vertically extends on one side of the stack structure, wherein the word line includes: a first conductive line that extends in a first direction; and a gate electrode that protrudes in a second direction from the first conductive line, the second direction intersecting the first direction, wherein the channel layer is on the gate electrode, and wherein the bit line includes a connection part electrically connected to the channel layer.

SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR FABRICATING THE SAME
20220375853 · 2022-11-24 ·

A semiconductor memory device includes: a peripheral circuit portion including an interconnection; first and second word line stacks that are spaced apart from each other over the peripheral circuit portion, the first and second word line stacks including word lines, respectively; an alternating stack of dielectric layers that are positioned over the peripheral circuit portion and disposed between the first and second word line stacks; a first contact plug penetrating the alternating stack to be coupled to the interconnection; a second contact plug coupled to the word lines of the first and second word line stacks; a first line-shape supporter between the first word line stack and the alternating stack, and extending vertically from the peripheral circuit portion; and a second line-shape supporter between the second word line stack and the alternating stack, and extending vertically from the peripheral circuit portion.

3-d dram cell with mechanical stability

Described are memory devices having stacked DRAM cells, resulting in an increase in DRAM cell bit-density. The area of a unit cell is composed of a capacitor, a cell transistor, an isolation region and a connection region, where every capacitor and active region for the cell capacitor is electrically isolated. The memory cells have supporting bars. Methods of forming a memory device are described. The methods include patterning the isolation region with supporting bars, removing non-insulator layers after isolation region patterning, and filling the opened region with an insulator.