H10B12/315

SEMICONDUCTOR MEMORY DEVICE AND METHOD OF FABRICATING THE SAME
20230005924 · 2023-01-05 ·

A semiconductor memory device includes active regions including first impurity regions and second impurity regions, word lines on the active regions and extended in a first direction, bit lines on the word lines and extended in a second direction crossing the first direction, the bit lines being connected to the first impurity regions, first contact plugs between the bit lines, the first contact plugs being connected to the second impurity regions, landing pads on the first contact plugs, respectively, and gap-fill structures filling spaces between the landing pads, top surfaces of the gap-fill structures being higher than top surfaces of the landing pads.

SEMICONDUCTOR DEVICE AND METHOD OF FABRICATING THE SAME

A semiconductor device is provided. The semiconductor device includes a plurality of lower electrodes arranged on a semiconductor substrate in a honeycomb structure; and a support connected to the plurality of lower electrodes and defining a plurality of open areas through which the plurality of lower electrodes are exposed. A center point of each of the plurality of open areas is arranged at a center point of a triangle formed by center points of three corresponding neighboring lower electrodes among the plurality of lower electrodes.

Semiconductor memory device including capacitor

A semiconductor device including a substrate; bottom electrodes on the substrate, each bottom electrode including a first region and a second region, the second region containing an additional element relative to the first region; a first supporting pattern on the substrate and in contact with a portion of a side surface of each bottom electrode; a top electrode on the bottom electrodes; a dielectric layer between the bottom electrodes and the top electrode; and a capping layer between the bottom electrodes and the dielectric layer, the capping layer covering a top surface and a bottom surface of the first supporting pattern, wherein the second region is in contact with the capping layer, and the capping layer and the dielectric layer include different materials from each other.

Under-memory array process edge mats with sense amplifiers
11568922 · 2023-01-31 · ·

An edge memory array mat with access lines that are split, and a bank of sense amplifiers formed under the edge memory array may in a region that separates the access line segment halves. The sense amplifiers of the bank of sense amplifiers are coupled to opposing ends of a first subset of the half access lines pairs. The edge memory array mat further includes access line connectors configured to connect a second subset of the half access line pairs across the region occupied by the bank of sense amplifiers to form combined or extended access lines that extend to a bank of sense amplifiers coupled between the edge memory array mat and an inner memory array mat.

Vertical heterostructure semiconductor memory cell and methods for making the same

A memory cell comprises a nanowire structure comprising a channel region and source/drain regions of a transistor. The nanowire structure also comprises as first conductor of a capacitive device as a vertical extension of the nanowire structure.

SEMICONDUCTOR DEVICE

A semiconductor device is provided. The semiconductor device includes a substrate which includes a cell region and a core region, a boundary element separation film which is placed inside the substrate, and separates the cell region and the core region, and a bit line which is placed on the cell region and the boundary element separation film and extends along a first direction, in which the boundary element separation film includes a first region and a second region, a height of an upper side of the first region of the boundary element separation film is different from a height of an upper side of the second region of the boundary element separation film, on a basis of a bottom side of the boundary element separation film, and the bit line is placed over the first region and the second region of the boundary element separation film.

Method of forming semiconductor memory device

A method of forming a semiconductor memory device includes the following steps. First of all, a substrate is provided, and a plurality of gates is formed in the substrate, along a first direction. Next, a semiconductor layer is formed on the substrate, covering the gates, and a plug is then in the semiconductor layer, between two of the gates. Then, a deposition process is performed to from a stacked structure on the semiconductor layer. Finally, the stacked structure is patterned to form a plurality of bit lines, with one of the bit lines directly in contact with the plug.

SEMICONDUCTOR DEVICE AND METHOD OF FORMING THE SAME
20230024465 · 2023-01-26 ·

A semiconductor device includes a substrate, a pair of source/drain regions, a metal-containing layer, and a gate structure. The substrate includes a trench. The source/drain regions are disposed in the substrate on opposite sides of the trench. The metal-containing layer is disposed under the trench, wherein the metal-containing layer includes a metal silicide layer, and the metal-containing layer and the substrate on opposite sidewalls of the trench collectively form the channel region of the semiconductor device. The gate structure is disposed in the trench. The gate structure includes a gate dielectric layer disposed on opposite sidewalls of the trench, a buffer layer disposed on the metal-containing layer, and a gate conductive layer disposed on the buffer layer and filling in the trench.

APPARATUS COMPRISING SILICON CARBIDE MATERIALS AND RELATED ELECTRONIC SYSTEMS AND METHODS
20230022071 · 2023-01-26 ·

An apparatus comprising active areas and shallow trench isolation structures on a base material. A first conductive material is vertically adjacent to an active area of the active areas and between laterally adjacent shallow trench isolation structures. A second conductive material is vertically adjacent to the first conductive material and between the laterally adjacent shallow trench isolation structures. A silicon carbide material is on sidewalls of the shallow trench isolation structures and exhibits substantially vertical sidewalls. An oxide material is adjacent to the active areas and shallow trench isolation structures, a nitride material is adjacent to the oxide material, and a digit line is adjacent to the second conductive material. An electronic system and methods of forming an apparatus are also disclosed.

METHODS OF FORMING AN APPARATUS COMPRISING SILICON CARBIDE MATERIALS AND RELATED MICROELECTRONIC DEVICES AND SYSTEMS
20230028297 · 2023-01-26 ·

A method of forming a semiconductor device comprising forming a silicon carbide material on a patterned material. The silicon carbide material is subjected to a plasma to expose horizontal portions of the silicon carbide material to the plasma. The horizontal portions of the silicon carbide material are selectively removed, and the patterned material is removed to form a pattern of the silicon carbide material.