H10N70/8418

Semiconductor devices and related methods
11316107 · 2022-04-26 · ·

Electrical contacts may be formed by forming dielectric liners along sidewalls of a dielectric structure, forming sacrificial liners over and transverse to the dielectric liners along sidewalls of a sacrificial structure, selectively removing portions of the dielectric liners at intersections of the dielectric liners and sacrificial liners to form pores, and at least partially filling the pores with a conductive material. Nano-scale pores may be formed by similar methods. Bottom electrodes may be formed and electrical contacts may be structurally and electrically coupled to the bottom electrodes to form memory devices. Nano-scale electrical contacts may have a rectangular cross-section of a first width and a second width, each width less than about 20 nm. Memory devices may include bottom electrodes, electrical contacts having a cross-sectional area less than about 150 nm.sup.2 over and electrically coupled to the bottom electrodes, and a cell material over the electrical contacts.

RESISTIVE SWITCHING MEMORY CELL
20230301213 · 2023-09-21 ·

A resistive random access memory (ReRAM) device is provided. The ReRAM device includes a first electrode including a first conductive layer sandwiching a second conductive layer, the second conductive layer being wider than the first conductive layer; a resistive switching element layer formed in contact with sidewalls of the first electrode, a first portion of the resistive switching element layer that is in contact with the sidewalls of the first conductive layer having a width that is greater than a second portion of the resistive switching element layer that is in contact with the sidewalls of the second conductive layer; and a second electrode that is in contact with the resistive switching element layer.

RESISTIVE MEMORY DEVICE AND METHOD OF MANUFACTURING THE SAME
20230301216 · 2023-09-21 ·

A resistive memory device includes a lower electrode having a flat upper surface, a resistance change layer formed on the lower electrode, and an upper electrode formed on the resistance change layer. The upper surface of the lower electrode is wider than a lower surface of the lower electrode.

FinFET 2T2R RRAM

A first fin field effect transistor (FinFET) has an internal source/drain (S/D) with a facetted face that is connected to a dielectric side of a first RRAM. A second FinFET and RRAM structure are also disclosed. In some embodiments, an electrode contact side of each RRAM is connected in common to form a 2T2R device. The locations of one or more electrode points on the diamond-shaped, facetted surface of the bottom electrode accurately position electric fields through the dielectric to accurately and repeatably locate where the filaments/current paths are formed (or reset) through the RRAM dielectric. Material selection and accurate thickness of the RRAM dielectric determine the voltage at which the filaments/current paths are formed (or reset).

PHASE-CHANGE MATERIAL AND ASSOCIATED RESISTIVE PHASE-CHANGE MEMORY
20220020923 · 2022-01-20 ·

A phase-change material includes germanium Ge, tellurium Te and antimony Sb, including at least 37% germanium Ge, the ratio between the quantity of antimony Sb and the quantity of tellurium Te being between 1.5 and 4.

RESISTIVE RANDOM ACCESS MEMORY DEVICES

The present disclosure generally relates to memory devices and methods of forming the same. More particularly, the present disclosure relates to resistive random-access (ReRAM) memory devices. The present disclosure provides a memory device including an opening in a dielectric structure, the opening having a sidewall, a first electrode on the sidewall of the opening, a spacer layer on the first electrode, a resistive layer on the first electrode and upon an upper surface of the spacer layer, and a second electrode on the resistive layer.

Resistive random access memory cells integrated with shared-gate vertical field effect transistors

A two-transistor-two-resistor (2T2R) resistive random access memory (ReRAM) structure, and a method for forming the same includes two vertical field effect transistors (VFETs) formed on a substrate, each VFET includes an epitaxial region located above a channel region and below a dielectric cap. The epitaxial region includes two opposing protruding regions of triangular shape that extend horizontally beyond the channel region. A metal gate material is disposed on and around the channel region. A portion of the metal gate material is located between the two VFETs. A ReRAM stack is deposited within two openings adjacent to a side of each VFET that is opposing the portion of the metal gate material located between the two VFETs. A portion of the epitaxial region in direct contact with the ReRAM stack acts as a bottom electrode for the ReRAM structure.

LOW CURRENT RRAM-BASED CROSSBAR ARRAY CIRCUITS IMPLEMENTED WITH INTERFACE ENGINEERING TECHNOLOGIES
20220006008 · 2022-01-06 · ·

Interface engineering technologies relating to low current RRAM-based crossbar array circuits are disclosed. An apparatus, in some implementations, includes: a substrate; a bottom electrode formed on the substrate; a first geometric confining layer formed on the bottom electrode. The first geometric confining layer comprises a first plurality of pin-holes. The apparatus further comprises a base oxide layer formed on the first geometric confining layer and connected to a first top surface of the bottom electrode via the first pin-holes; and a top electrode formed on the base oxide layer. The base oxide layer comprises one of: TaO.sub.x, HfO.sub.x, TiO.sub.x, ZrO.sub.x, or a combination thereof; the first geometric confining layer comprises Al.sub.2O.sub.3, SiO.sub.2, Si.sub.3N.sub.4, Y.sub.2O.sub.3, Gd.sub.2O.sub.3, Sm.sub.2O.sub.3, CeO.sub.2, Er.sub.2O.sub.3, or a combination thereof.

Resistive random access memory integrated with stacked vertical transistors

A method may include forming two vertical transport field effect transistors stacked one atop the other and separated by a resistive random access memory structure. The two vertical transport field effect transistors may include a source, a channel, and a drain, wherein a contact layer of the resistive random access memory structure functions as the drain of the two vertical transport field effect transistors. Forming the two vertical transport field effect transistors may further include forming a first source and a second source. The first source is a bottom source and the second source is a top source. The method may include forming a gate conductor layer surrounding the channel. The resistive random access memory structures may include faceted epitaxy defined by pointed tips. The pointed tips of the faceted epitaxy may extend vertically toward each other. The faceted epitaxy may be between the two vertical transport field effect transistors.

Memory cell and method of forming the same

Various embodiments may provide a memory cell. The memory cell may include an active electrode including an active electrode material. The memory cell may also include a first noble electrode contact with the active electrode, the first noble electrode being a patterned electrode including a noble electrode material. The memory cell may further include a resistive switching layer in contact with the active electrode and the first noble electrode. The memory cell may additionally include a second noble electrode including a noble electrode material, the second noble electrode in contact with the resistive switching layer.