Patent classifications
H01L21/02656
Gallium nitride semiconductor structure and process for fabricating thereof
A semiconductor substrate structure and process for fabrication of the semiconductor substrate structure are described. The semiconductor substrate structure includes a silicon carbide (SiC) wafer substrate, an active gallium nitride (GaN) layer and a layer of microcrystalline diamond (MCD) layer disposed between the SiC wafer substrate and the GaN active layer. The MCD) layer is bonded to the SiC wafer substrate and to the GaN active layer.
Method of Filling Recess
A method of filling a recess according to one embodiment of the present disclosure comprises heating an amorphous semiconductor film without crystallizing the amorphous semiconductor film by radiating laser light to the amorphous semiconductor film embedded in the recess.
METHOD FOR FILLING RECESSED FEATURES IN SEMICONDUCTOR DEVICES WITH A LOW-RESISTIVITY METAL
A method for filling recessed features with a low-resistivity metal. The method includes providing a patterned substrate containing a recessed feature formed in a first layer and a second layer that is exposed in the recessed feature, and pre-treating the substrate with a surface modifier that increases metal deposition selectivity on the second layer relative to on the first layer, depositing a metal layer on the substrate by vapor phase deposition, where the metal layer is preferentially deposited on the second layer in the recessed feature, and removing metal nuclei deposited on the first layer, including on a field area and on sidewalls of the first layer in the recessed feature, to selectively form the metal layer on the second layer in the recessed feature. The steps of pre-treating, depositing and removing may be repeated at least once to increase a thickness of the metal layer in the recessed feature.
METHODS OF FORMING SEMICONDUCTOR STRUCTURES
A method of forming a semiconductor structure includes forming a first material over a base material by vapor phase epitaxy. The first material has a crystalline portion and an amorphous portion. The amorphous portion of the first material is removed by abrasive planarization. At least a second material is formed by vapor phase epitaxy over the crystalline portion of first material. The second material has a crystalline portion and an amorphous portion. The amorphous portion of the second material is removed by abrasive planarization. A semiconductor structure formed by such a method includes the substrate, the first material, the second material, and optionally, an oxide material between the first material and the second material. The substrate, the first material, and the second material define a continuous crystalline structure. Semiconductor structures, memory devices, and systems are also disclosed.
VTFET devices utilizing low temperature selective epitaxy
Low temperature epitaxial silicon deposition for forming the top source or drain regions of VTFET structures. The methods generally include epitaxially growing a silicon layer with a dopant at a temperature less 500 C. on a first surface and an additional surface to form a single crystalline silicon on the first surface and a polysilicon or amorphous silicon on the additional surface. The epitaxially grown silicon layer is then exposed to an etchant include HCl and germane at a temperature less than 500 C. for a period of time effective to selectively remove the polysilicon/amorphous silicon on the additional surface and form a germanium diffused region on and in an outer surface of the single crystalline silicon formed on the first surface.
Method for depositing a semiconductor structure on a surface of a substrate and related semiconductor structures
A method for depositing a semiconductor structure on a surface of a substrate is disclosed. The method may include: depositing a first group IVA semiconductor layer over a surface of the substrate; contacting an exposed surface of the first group IVA semiconductor layer with a first gas comprising a first chloride gas; and depositing a second group IVA semiconductor layer over a surface of the first group IVA semiconductor layer. Related semiconductor structures are also disclosed.
NON-EQUILIBRIUM POLARONIC QUANTUM PHASE-CONDENSATE BASED ELECTRICAL DEVICES
Electrical devices operating in a range of 273 C. to 100 C. are disclosed. The devices include an insulating substrate. A U0.sub.2+x crystal or oriented crystal U0.sub.2+x film is on a first portion of the substrate. The U0.sub.2+x crystal or film originates and hosts a non-equilibrium polaronic quantum phase-condensate. A first lead on a second portion of the substrate is in electrical contact with the U0.sub.2+x crystal or film. A second lead on a third portion of the surface is in electrical contact with the U0.sub.2+x crystal or film. The leads are isolated from each other. A U0.sub.2+x excitation source is in operable communication with the UO.sub.2+x crystal or film. The source is configured to polarize a region of the crystal or film thereby activating the non-equilibrium quantum phase-condensate. One source state causes the UO.sub.2+x crystal or film to be conducting. Another source state causes the U0.sub.2+x crystal or film to be non-conductive.
METHOD OF FORMING ALUMINUM NITRIDE FILM AND METHOD OF MANUFACTURING SEMICONDUCTOR LIGHT-EMITTING ELEMENT
A method of forming an aluminum nitride film includes: preparing a substrate that comprises, in a surface thereof, a plurality of concave portions that are separated from each other; forming an aluminum nitride film on said surface of the substrate and on an inner surface of each of the concave portions such that open holes are formed in a portion of the aluminum nitride film corresponding to each of the concave portions, each of the holes being smaller than each of openings of the concave portions; and applying heat treatment to the substrate with the aluminum nitride film formed thereon in a nitrogen gas containing a carbon monoxide gas to close the holes formed in the aluminum nitride film.
Method of manufacturing silicon germanium-on-insulator
The disclosed method is suitable for producing a SiGe-on-insulator structure. According to some embodiments of the method, a layer comprising SiGe is deposited on silicon-on-insulator substrate comprising an ultra-thin silicon top layer. In some embodiments, the layer comprising SiGe is deposited by epitaxial deposition. In some embodiments, the SiGe epitaxial layer is high quality since it is produced by engineering the strain relaxation at the Si/buried oxide interface. In some embodiments, the method accomplishes elastic strain relaxation of SiGe grown on a few monolayer thick Si layer that is weakly bonded to the underline oxide.
Apparatus for manufacturing a silicon carbide wafer
Various embodiments provide a reaction chamber including a support, a receptacle, and a sponge. The support includes a plurality of bars that are spaced from each other by a plurality of openings. Each of the bars has side surfaces that are slanted or tilted downward such that melted material may readily flow through the openings. The support is covered with a coating of silicon carbide to prevent materials from adhering to the support. The receptacle underlies the support and is configured to collect any melted material that is drained through the openings of the support. The sponge is positioned in the receptacle and under the support. The sponge is configured to absorb any melted material that is collected by the receptacle.