H01L23/49537

PLANAR MULTI-CHIP DEVICE

A planar multi-chip device includes a base structure and a plurality of functional chips. The base structure has a central area and a peripheral area outside the central area. The central area includes a first conductive portion arranged therein. The peripheral area includes a plurality of second conductive portions and a plurality of third conductive portions arranged therein and separated from each other. The functional chips are arranged on the base structure, and each of the functional chips has a portion located on and electrically connected to the first conductive portion. At least two of the functional chips are configured to be in signal communication with each other via at least one of the third conductive portions.

VERTICAL TYPE MULTI-CHIP DEVICE

A vertical type multi-chip device includes a base structure, an intermediate layer, a first functional chip, and a second functional chip. The intermediate layer is disposed on the base structure and has a first signal transmission path and a second signal transmission path. The first functional chip is embedded in the intermediate layer and electrically connected to the base structure. The second functional chip is disposed on the intermediate layer and configured to be electrically connected to the first functional chip via the first signal transmission path and to the base structure via the second signal transmission path.

Multi-Layered Metal Frame Power Package
20230215615 · 2023-07-06 ·

An electronics assembly includes a plurality of planar conductive metal sheets including a first conductive metal sheet, a second conductive metal sheet attached and electrically coupled to the first metal sheet, and a third conductive metal sheet attached and electrically coupled to the second metal sheet. The second metal sheet is located between the first and third conductive metal sheets. Air gaps are defined in the plurality of planar conductive metal sheets to form metal traces that define electrically isolated conductive paths from an outer surface of the first conductive metal sheet to an outer surface of the third conductive metal sheet in a multilevel conductive wiring network. The multilevel conductive wiring network can be attached and electrically coupled to a microchip and to one or more capacitors to form a power converter.

MULTI-CHANNEL GATE DRIVER PACKAGE WITH GROUNDED SHIELD METAL
20230215811 · 2023-07-06 ·

A multi-channel gate driver package includes a leadframe including a first, second, and third die pad. A transmitter die includes first and second transmitter signal bond pads, a first receiver die including a second signal bond pad, and a second receiver die including a third signal bond pad. A bond wire is between the first transmitter signal bond pad and the second signal bond pad, and between the second transmitter signal bond pad and third signal bond pad. A ring shield is around the respective signal bond pads. A downbond is from the second ring shield to the second die pad, and from the third ring shield to the third die pad. A connection connects the first and second transmitter ring shield to at least one ground pin of the package. The second and third die pad each include a direct integral connection to the ground pin.

Wiring structure having stacked first and second electrodes

A wiring substrate includes a first metal plate and a second electrode. The first metal plate includes a first electrode, a wiring, and a mount portion for an electronic component. The mount portion includes an upper surface of the wiring. The second electrode is joined to an upper surface of the first electrode. The first electrode is solid. The second electrode is solid.

Multi-pitch leads

In some examples, a system comprises a die having multiple electrical connectors extending from a surface of the die and a lead coupled to the multiple electrical connectors. The lead comprises a first conductive member; a first non-solder metal plating stacked on the first conductive member; an electroplated layer stacked on the first non-solder metal plating; a second non-solder metal plating stacked on the electroplated layer; and a second conductive member stacked on the second non-solder metal plating, the second conductive member being thinner than the first conductive member. The system also comprises a molding to at least partially encapsulate the die and the lead.

Cascode semiconductor

This disclosure relates to a cascode HEMT semiconductor device including a lead frame, a die pad attached to the lead frame, and a HEMT die attached to the die pad. The HEMT die includes a HEMT source and a HEMT drain on a first side, and a HEMT gate on a second side. The device further includes a MOSFET die attached to the source of the HEMT die, and the MOSFET die includes a MOSFET source, a MOSFET gate and a MOSFET drain. The MOSFET drain is connected to the HEMT source, and the MOSFET source includes a MOSFET source clip. The MOSFET source clip includes a pillar so to connect the MOSFET source to the HEMT gate, and the connection between the MOSFET source to the HEMT gate is established by a conductive material.

Compact low inductance chip-on-chip power card

Methods, systems, and apparatuses for a power card for use in a vehicle. The power card includes an N lead frame, a P lead frame, and an O lead frame each having a body portion and a terminal portion. The O lead frame is located between the N lead frame and the P lead frame. The power card includes a first power device located between the N lead frame and the O lead frame, with a first side coupled to the body portion of the N lead frame and a second side coupled to the body portion of the O lead frame. The power card includes a second power device located between the O lead frame and the P lead frame, with a first side coupled to the body portion of the O lead frame and a second side coupled to the body portion of the P lead frame.

CONDUCTIVE METAL FRAME FOR A POWER ELECTRONIC MODULE AND ASSOCIATED MANUFACTURING PROCESS

A conductive metal frame for a power electronics module comprising at least first and second power semiconductor components each having upper and lower faces, connectors for linking these power semiconductor components to external electrical circuits and at least one radiator for expelling via the conductive metal frame the heat flow generated by the power semiconductor components, the conductive metal frame being characterized in that the connectors, the at least one radiator and the conductive metal frame forming a single three-dimensional part made of a single material on an inner surface of which the first and second power semiconductor components are intended to be attached by their lower faces and provision is made for a central folding line so that, once the conductive metal frame is folded on itself, enclosing the first and second power semiconductor components, it provides a double-sided cooling assembly.

SEMICONDUCTOR DEVICE AND CRYSTAL GROWTH METHOD
20220406943 · 2022-12-22 ·

Provided is a semiconductor device, including at least: a semiconductor layer; and a gate electrode that is arranged directly or via another layer on the semiconductor layer, the semiconductor device being configured in such a manner as to cause a current to flow in the semiconductor layer at least in a first direction that is along with an interface between the semiconductor layer and the gate electrode, the semiconductor layer having a corundum structure, a direction of an m-axis in the semiconductor layer being the first direction.