Patent classifications
H01L23/49568
SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
The third side surface includes inclined surfaces inclined in a direction in which a center in an up-down direction of the third side surface is convex. The mold resin further includes a residual section provided in the center of the third side surface and a dowel section provided between the inclined surface and the residual section. The dowel section projects further in a lateral direction than the inclined surface. The residual section further projects in the lateral direction than the dowel section and has a fracture surface perpendicular to the up-down direction.
SEMICONDUCTOR DEVICE AND POWER CONVERSION DEVICE
The plurality of control terminals are drawn out from the first side surface of the sealing resin. The plurality of main terminals are drawn out from the second side surface of the sealing resin. Each of the main terminals includes, in the sealing resin, a bonding section wire-connected to one of the semiconductor chips, a heat transfer section adjacent to the bonding section, and a mounting section on which the other one of the semiconductor chips is mounted. A concave section is provided on the second side surface between the main terminals adjacent to each other. A side surface of the heat transfer section is opposed to the concave section. A side surface of the bonding section is not opposed to the concave section.
WAFER-LEVEL BACKSIDE LAYER FOR SEMICONDUCTOR APPARATUS
In a described example, a method of forming a semiconductor apparatus includes applying a layer of an electrically insulating material on a backside of a semiconductor wafer having a plurality of integrated circuit dice. The method also includes mounting the wafer to dicing tape with a die attach film, in which the die attach film is between the backside layer and the dicing tape, and cutting the wafer into respective dice.
Power Module Device with an Embedded Power Semiconductor Device
In one embodiment, a power module device includes a base plate, an electrically insulating ceramic layer on the base plate, and an electrically insulating first insulating layer on the ceramic layer. The first insulating layer includes a prepreg material. An electrically conductive lead frame is disposed on the first insulating layer and electrically insulated therefrom. A power semiconductor device disposed on the lead frame and embedded between the lead frame and a second insulating layer.
Universal surface-mount semiconductor package
A variety of footed and leadless semiconductor packages, with either exposed or isolated die pads, are described. Some of the packages have leads with highly coplanar feet that protrude from a plastic body, facilitating mounting the packages on printed circuit boards using wave-soldering techniques.
Power semiconductor device with a double island surface mount package
A power semiconductor device including a first and second die, each including a plurality of conductive contact regions and a passivation region including a number of projecting dielectric regions and a number of windows. Adjacent windows are separated by a corresponding projecting dielectric region with each conductive contact region arranged within a corresponding window. A package of the surface mount type houses the first and second dice. The package includes a first bottom insulation multilayer and a second bottom insulation multilayer carrying, respectively, the first and second dice. A covering metal layer is arranged on top of the first and second dice and includes projecting metal regions extending into the windows to couple electrically with corresponding conductive contact regions. The covering metal layer moreover forms a number of cavities, which are interposed between the projecting metal regions so as to overlie corresponding projecting dielectric regions.
PACKAGE INCLUDING MULTIPLE SEMICONDUCTOR DEVICES
In a general aspect, an apparatus can include an inner package including a first silicon carbide die having a die gate conductor coupled to a common gate conductor, and a second silicon carbide die having a die gate conductor coupled to the common gate conductor. The apparatus can include an outer package including a substrate coupled to the common gate conductor, and a clip coupled to the inner package and coupled to the substrate.
Low stress asymmetric dual side module
Implementations of semiconductor packages may include a first substrate having two or more die coupled to a first side, a clip coupled to each of the two or more die on the first substrate and a second substrate having two or more die coupled to a first side of the second substrate. A clip may be coupled to each of the two or more die on the second substrate. The package may include a lead frame between the first substrate and the second substrate and a molding compound. A second side of each of the first substrate and the second substrate may be exposed through the molding compound. A perimeter of the first substrate and a perimeter of the second substrate may not fully overlap when coupled through the lead frame.
Semiconductor package with barrier to contain thermal interface material
A semiconductor package includes a semiconductor die, an encapsulant body of electrically insulating material that encapsulates the semiconductor die, a thermal conduction plate comprising an outer surface that is exposed from the encapsulant body, a region of thermal interface material interposed between the thermal conduction plate and the semiconductor die, the region of thermal interface material being a liquid or semi-liquid, and a barrier that is configured to prevent the thermal interface material of the region from flowing laterally across the barrier.
ELECTRONIC DEVICE
An electronic device includes: an insulating substrate including an obverse surface facing a thickness direction; a wiring portion formed on the substrate obverse surface and made of a conductive material; a lead frame arranged on the substrate obverse surface; a first and a second semiconductor elements electrically connected to the lead frame; and a first control unit electrically connected to the wiring portion to operate the first semiconductor element as a first upper arm and operate the second semiconductor element as a first lower arm. The lead frame includes a first pad portion to which the first semiconductor element is joined and a second pad portion to which the second semiconductor element is joined. The first and second pad portions are spaced apart from the wiring portion and arranged in a first direction with a first separation region sandwiched therebetween, where the first direction is orthogonal to the thickness direction. The first control unit is spaced apart from the lead frame as viewed in the thickness direction, while overlapping with the first separation region as viewed in a second direction orthogonal to the thickness direction and the first direction.