H01L23/49833

Semiconductor device
11594492 · 2023-02-28 · ·

According to one embodiment, a semiconductor device includes at least a package substrate, an external electrode, a mounting substrate, and a mounting electrode. A signal connection point of the external electrode is provided at an end portion in a longitudinal direction of the external electrode. A signal connection point of the mounting electrode is provided at an end portion of the mounting electrode. The end portion of the mounting electrode is opposite to the signal connection point of the external electrode facing to the mounting electrode in the longitudinal direction.

Semiconductor structure and manufacturing method thereof

A semiconductor structure and a manufacturing method thereof are provided. The semiconductor structure includes a redistribution structure, conductive joints, conductive terminals, a circuit substrate, and an insulating encapsulation. The redistribution structure includes a first side and a second side opposite to the first side, wherein trenches are located on the second side of the redistribution structure and extend to an edge of the second side of the redistribution structure. The conductive joints are disposed over the first side of the redistribution structure. The conductive terminals are disposed over the second side of the redistribution structure. The circuit substrate electrically coupled to the redistribution structure through the conductive joints. The insulating encapsulation is disposed on the first side of the redistribution structure to cover the circuit substrate.

Semiconductor Device and Method of Forming Build-Up Interconnect Structures Over a Temporary Substrate
20180006008 · 2018-01-04 · ·

A semiconductor device has a first build-up interconnect structure formed over a substrate. The first build-up interconnect structure includes an insulating layer and conductive layer formed over the insulating layer. A vertical interconnect structure and semiconductor die are disposed over the first build-up interconnect structure. The semiconductor die, first build-up interconnect structure, and substrate are disposed over a carrier. An encapsulant is deposited over the semiconductor die, first build-up interconnect structure, and substrate. A second build-up interconnect structure is formed over the encapsulant. The second build-up interconnect structure electrically connects to the first build-up interconnect structure through the vertical interconnect structure. The substrate provides structural support and prevents warpage during formation of the first and second build-up interconnect structures. The substrate is removed after forming the second build-up interconnect structure. A portion of the insulating layer is removed exposing the conductive layer for electrical interconnect with subsequently stacked semiconductor devices.

CIRCUIT BOARD AND ELECTRONIC DEVICE

A circuit board includes a metal circuit plate, a metallic heat diffusing plate disposed below the metal circuit plate and having an upper surface and a lower surface, a metallic heat dissipating plate below the heat diffusing plate, an insulating substrate disposed between the metal circuit plate and the heat diffusing plate, and an insulating substrate disposed between the heat diffusing plate and the heat dissipating plate. A grain diameter of metal grains contained in the heat diffusing plate decreases from each of the upper surface and the lower surface of the heat diffusing plate toward a center portion of the heat diffusing plate in a thickness direction.

VEHICLE-USE ALTERNATING CURRENT GENERATOR REGULATOR

A vehicle-use alternating current generator regulator includes an IC regulator wherein an IC chip is sealed with resin and a lead terminal for external connection protrudes from a sealing resin, and a regulator holder having a lead opposing portion that encloses an IC regulator mounting portion in which the IC regulator is mounted. A configuration is such that the lead terminal has a lead protruding portion protruding from a contact with the regulator holder, and the IC regulator is positioned by the lead protruding portion being fitted into the lead opposing portion of the regulator holder.

Antenna in Embedded Wafer-Level Ball-Grid Array Package
20180012851 · 2018-01-11 · ·

A semiconductor device has a semiconductor die and an encapsulant deposited over the semiconductor die. A first conductive layer is formed with an antenna over a first surface of the encapsulant. A second conductive layer is formed with a ground plane over a second surface of the encapsulant with the antenna located within a footprint of the ground plane. A conductive bump is formed on the ground plane. A third conductive layer is formed over the first surface of the encapsulant. A fourth conductive layer is formed over the second surface of the encapsulant. A conductive via is disposed adjacent to the semiconductor die prior to depositing the encapsulant. The antenna is coupled to the semiconductor die through the conductive via. The antenna is formed with the conductive via between the antenna and semiconductor die. A PCB unit is disposed in the encapsulant.

Semiconductor package including interposer

Provided is a semiconductor package including an interposer. The semiconductor package includes: a package base substrate; a lower redistribution line structure disposed on the package base substrate and including a plurality of lower redistribution line patterns; at least one interposer including a plurality of first connection pillars spaced apart from each other on the lower redistribution line structure and connected respectively to portions of the plurality of lower redistribution line patterns, and a plurality of connection wiring patterns; an upper redistribution line structure including a plurality of upper redistribution line patterns connected respectively to the plurality of first connection pillars and the plurality of connection wiring patterns, on the plurality of first connection pillars and the at least one interposer; and at least two semiconductor chips adhered on the upper redistribution line structure while being spaced apart from each other.

MICROELECTRONIC ASSEMBLIES HAVING AN INTEGRATED CAPACITOR
20230238368 · 2023-07-27 ·

Microelectronic assemblies, related devices, and methods are disclosed herein. In some embodiments, a microelectronic assembly may include a die having a first surface and an opposing second surface; a capacitor having a surface, wherein the surface of the capacitor is coupled to the first surface of the die; and a conductive pillar coupled to the first surface of the die. In some embodiments, a microelectronic assembly may include a capacitor in a first dielectric layer; a conductive pillar in the first dielectric layer; a first die having a surface in the first dielectric layer; and a second die having a surface in a second dielectric layer, wherein the second dielectric layer is on the first dielectric layer, and wherein the surface of the second die is coupled to the capacitor, to the surface of the first die, and to the conductive pillar.

Semiconductor device and method of forming dual-sided interconnect structures in FO-WLCSP
11569136 · 2023-01-31 · ·

A semiconductor device has a substrate with first and second conductive layers formed over first and second opposing surfaces of the substrate. A plurality of bumps is formed over the substrate. A semiconductor die is mounted to the substrate between the bumps. An encapsulant is deposited over the substrate and semiconductor die. A portion of the bumps extends out from the encapsulant. A portion of the encapsulant is removed to expose the substrate. An interconnect structure is formed over the encapsulant and semiconductor die and electrically coupled to the bumps. A portion of the substrate can be removed to expose the first or second conductive layer. A portion of the substrate can be removed to expose the bumps. The substrate can be removed and a protection layer formed over the encapsulant and semiconductor die. A semiconductor package is disposed over the substrate and electrically connected to the substrate.

HIGH-YIELDING AND ULTRAFINE PITCH PACKAGES FOR LARGE-SCALE IC OR ADVANCED IC
20230238345 · 2023-07-27 ·

This invention provides a high-yielding and high-density/ultra-fine pitch package for ultra-large-scale ICs and advanced ICs. The package includes a substrate and a semiconductor chip. The substrate has a passivation layer covering a first surface of the substrate, wherein a plurality of holes are formed in the passivation layer, and a plurality of solder balls respectively accommodated in the plurality of holes. The semiconductor chip has a first plurality of pads, wherein a plurality of copper pillar micro-bumps respectively extend from the first plurality of pads, and the plurality of copper pillar micro-bumps are respectively connected to the plurality of solder balls.