Patent classifications
H01L29/456
HIGH VOLTAGE SEMICONDUCTOR DEVICE WITH ESD SELF-PROTECTION CAPABILITY AND MANUFACTURING METHOD THEREOF
A semiconductor device includes a P-type body region and an N-type drift region disposed in a substrate; a gate electrode, disposed on the P-type body region and the N-type drift region, including a high concentration doping region and a high resistance region, wherein a dopant concentration of the high concentration doping region is higher than a dopant concentration of the high resistance region; a spacer disposed on a side of the gate electrode; a highly doped source region disposed in the P-type body region; and a highly doped drain region disposed in the N-type body region. The high concentration doping region overlaps the P-type body region, and the high resistance region overlaps the N-type drift region.
SEMICONDUCTOR DEVICE
A semiconductor has a layer of a first conductivity type with a main surface, a trench separation structure which includes a separation trench formed in the main surface, a separation insulating film that covers a wall surface of the separation trench and a separation electrode that is embedded in the separation trench across the separation insulating film, the trench separation structure demarcating an outer region and an active region in the main surface, a floating region of a second conductivity type which is formed in an electrically floating state at a surface layer portion of the main surface along the trench separation structure in the outer region, and a Schottky electrode which is electrically connected to the separation electrode such as to retain the floating region in the electrically floating state in the outer region and which forms a Schottky junction with the main surface in the active region.
Semiconductor device and method of manufacturing same
A semiconductor device includes a semiconductor part; first and second electrodes, the semiconductor part being provided between the first and second electrodes; a control electrode selectively provided between the semiconductor part and the second electrode; and a contacting part electrically connecting the semiconductor part and the second electrode. The semiconductor part includes a first layer of a first conductivity type, a second layer of a second conductivity type provided between the first layer and the second electrode, a third layer of the first conductivity type selectively provided between the second layer and the second electrode, and a fourth layer of the second conductivity type selectively provided between the second layer and the second electrode. The contacting part includes a first semiconductor portion of the first conductivity type contacting the third layer, and a second semiconductor portion of the second conductivity type contacting the fourth layer.
Semiconductor device
A semiconductor device includes a semiconductor part; first and second electrodes respectively on back and front surfaces of the semiconductor part; a control electrode provided inside a trench of the semiconductor part; a third electrode provided inside the trench; a diode element provided at the front surface of the semiconductor part; a resistance element provided on the front surface of the semiconductor part via an insulating film, the diode element being electrically connected to the second electrode; a first interconnect electrically connecting the diode element and the resistance element, the first interconnect being electrically connected to the third electrode; and a second interconnect electrically connecting the resistance element and the semiconductor part. The resistance element is connected in series to the diode element. The diode element is provided to have a rectifying property reverse to a current direction flowing from the resistance element to the second electrode.
METHODS OF FORMING SEMICONDUCTOR STRUCTURES
Methods for forming a semiconductor structure and semiconductor structures are described. The method comprises patterning a substrate to form a first opening and a second opening, the substrate comprising an n transistor and a p transistor, the first opening over the n transistor and the second opening over the p transistor; pre-cleaning the substrate; depositing a titanium silicide (TiSi) layer on the n transistor and on the p transistor by plasma-enhanced chemical vapor deposition (PECVD); optionally depositing a first barrier layer on the titanium silicide (TiSi) layer and selectively removing the first barrier layer from the p transistor; selectively forming a molybdenum silicide (MoSi) layer on the titanium silicide (TiSi) layer on the n transistor and the p transistor; forming a second barrier layer on the molybdenum silicide (MoSi) layer; and annealing the semiconductor structure. The method may be performed in a processing chamber without breaking vacuum.
RADIO FREQUENCY SWITCH
A method of manufacturing a radio frequency switch includes the steps of: forming a first silicide layer on a second conductive or semiconductor layer; forming a third insulating layer on the first layer; forming a cavity in the third insulating layer reaching the first silicide layer; forming a fourth metal layer in the cavity in contact with the first silicide layer; performing a non-oxidizing annealing; and filling the cavity with a conductive material. The first silicide layer is provided on one or more of the gate, source, and drain of a transistor forming the radio frequency switch.
Contact structure for stacked multi-gate device
A semiconductor device according to the present disclosure includes a stack of first channel members, a stack of second channel members disposed directly over the stack of first channel members, a bottom source/drain feature in contact with the stack of the first channel members, a separation layer disposed over the bottom source/drain feature, a top source/drain feature in contact with the stack of second channel members and disposed over the separation layer, and a frontside contact that extends through the top source/drain feature and the separation layer to be electrically coupled to the bottom source/drain feature.
METHOD TO ENHANCE 3D VERTICAL DEVICE PERFORMANCE AND 3D CIRCUIT DENSITY
Semiconductor devices and corresponding methods of manufacture are disclosed. A method includes forming a stack of layers on a substrate. The stack includes a first sacrificial dielectric layer, a first metal layer, a second sacrificial dielectric layer, and a second metal layer vertically stacked on top of one another. The stack is etched to form a vertical opening. The opening is filled with a vertical structure. The vertical structure includes a first sacrificial semiconductor segment, a first semiconductor segment, a second sacrificial semiconductor segment, and a second semiconductor segment. The first and second sacrificial semiconductor segments are removed. Silicide layers are formed in the vertical structure to connect thereto.
DIODE WITH CONTACT STRUCTURE INCLUDING AN IMPROVED BARRIER REGION AND RELATED MANUFACTURING PROCESS
The present disclosure is directed to a diode with a semiconductor body of silicon including a cathode region, which has a first conductivity type and is delimited by a front surface; and an anode region, which has a second conductivity type and extends into the cathode region from the front surface. The diode further includes a barrier region of cobalt disilicide, arranged on the anode region; and a metallization region of aluminum or of an aluminum alloy, arranged on the barrier region. The barrier region contacts the anode region.
Source or drain structures with phosphorous and arsenic co-dopants
Integrated circuit structures having source or drain structures with phosphorous and arsenic co-dopants are described. In an example, an integrated circuit structure includes a fin having a lower fin portion and an upper fin portion. A gate stack is over the upper fin portion of the fin, the gate stack having a first side opposite a second side. A first source or drain structure includes an epitaxial structure embedded in the fin at the first side of the gate stack. A second source or drain structure includes an epitaxial structure embedded in the fin at the second side of the gate stack. The first and second source or drain structures include silicon, phosphorous and arsenic, with an atomic concentration of phosphorous substantially the same as an atomic concentration of arsenic.