H01L2924/1532

Semiconductor device and method of forming a vertical interconnect structure for 3-D FO-WLCSP
09847324 · 2017-12-19 · ·

A semiconductor device has a temporary carrier. A semiconductor die is oriented with an active surface toward, and mounted to, the temporary carrier. An encapsulant is deposited with a first surface over the temporary carrier and a second surface, opposite the first surface, is deposited over a backside of the semiconductor die. The temporary carrier is removed. A portion of the encapsulant in a periphery of the semiconductor die is removed to form an opening in the first surface of the encapsulant. An interconnect structure is formed over the active surface of the semiconductor die and extends into the opening in the encapsulant layer. A via is formed and extends from the second surface of the encapsulant to the opening. A first bump is formed in the via and electrically connects to the interconnect structure.

PACKAGE STRUCTURE AND ELECTRONIC APPARATUS
20230178442 · 2023-06-08 ·

A package structure includes a second substrate. A second component is connected to the second substrate, and at least a part of the second component is connected to the second connecting rod through the second heat dissipation block, so that heat of the at least a part of the second component can be further transferred to the second connecting rod through the second heat dissipation block, and then transferred, through the second connecting rod, to the second substrate or another structure connected to the second connecting rod. In this way, the heat of the second component is transferred out, and heat conduction paths of the second component are increased.

PACKAGE STRUCTURE AND MANUFACTURING METHOD THEREOF

A package structure includes a semiconductor die, an antenna substrate structure, a redistribution layer. The semiconductor die laterally encapsulated by a first encapsulant. The antenna substrate structure disposed over the semiconductor die, wherein the antenna substrate structure includes a first type of antenna, and a second type of antenna disposed on a side of the antenna substrate structure facing away from the semiconductor die. The redistribution layer disposed between the semiconductor die and the antenna substrate structure. The semiconductor die, the first type of antenna, and the second type of antenna are electrically coupled through the redistribution layer. The polarization of radiation emitted by the first type of antenna is perpendicular to a polarization of radiation emitted by the second type of antenna.

Semiconductor device and method for manufacturing the same
09824957 · 2017-11-21 · ·

A semiconductor device includes: a semiconductor chip including a main surface electrode; a first mounting lead; a second mounting lead; a connection lead which overlaps with the main surface electrode, the first mounting lead and the second mounting lead when viewed in a thickness direction of the semiconductor chip and makes electrical conduction between the main surface electrode, the first mounting lead and the second mounting lead; and a resin portion which covers the semiconductor chip, the first mounting lead and the second mounting lead, wherein the resin portion has a resin bottom lying on the same plane as a bottom of the first mounting lead and a bottom of the second mounting lead.

RF amplifier devices including interconnect structures and methods of manufacturing

A transistor amplifier includes a group III-nitride based amplifier die including a gate terminal, a drain terminal, and a source terminal on a first surface of the amplifier die and an interconnect structure electrically bonded to the gate terminal, drain terminal and source terminal of the amplifier die on the first surface of the amplifier die and electrically bonded to an input path and output path of the transistor amplifier.

Semiconductor Devices and Methods of Manufacturing

Packaged devices and methods of manufacturing the devices are described herein. The packaged devices may be fabricated using heterogeneous devices and asymmetric dual-side molding on a multi-layered redistribution layer (RDL) structure. The packaged devices may be formed with a heterogeneous three-dimensional (3D) Fan-Out System-in-Package (SiP) structure having small profiles and can be formed using a single carrier substrate.

SEMICONDUCTOR DEVICE WITH SEALED SEMICONDUCTOR CHIP
20220352053 · 2022-11-03 · ·

A semiconductor device includes a semiconductor chip with bonding pads, the bonding pads being arranged along one side of an element forming surface of the semiconductor chip, a lead frame including first and second internal leads arranged such that tips thereof correspond to some of the bonding pads of the semiconductor chip, and first and second bonding vires by which the first internal leads and the some of the bonding pads are bonded to each other. The semiconductor device further includes a hanging pin section provided on the element non-forming surface of the semiconductor chip, and a sealing member with which the semiconductor chip is sealed including the hanging pin section and a bonding section between the first and second internal leads and the first and second bonding wires.

Electronic modules having grounded electromagnetic shields

The present disclosure is related to electronic modules for electronic components and methods for manufacturing the same. In one embodiment, an electronic module is formed using a first substrate having a first component area and a second substrate having a second component area. One or more electronic components may be attached to both the first component area and the second component area. The second substrate is mounted over the first substrate such that the second component area faces the first component area. An overmold covers the first component area and the second component area so as to cover the electronic components on both the first component area and the second component area. In this manner, the number of electronic components within the electronic module that can be mounted on an area of a printed circuit board (PCB) is increased.

Semiconductor packages including through mold ball connectors on elevated pads and methods of manufacturing the same
09806015 · 2017-10-31 · ·

A semiconductor package includes first bump pads on a first surface of an interconnection structure layer, elevated pads thicker than the first bump pads on the first surface of the interconnection structure layer, a first semiconductor device connected on the first bump pads, through mold ball connectors connected on the elevated pads, respectively, a molding layer disposed covering the first surface of the interconnection structure layer to expose a portion of each of the through mold ball connectors, outer connectors respectively attached to the through mold ball connectors, and a second semiconductor device on a second surface of the interconnection structure layer opposite to the molding layer.

3D semiconductor package interposer with die cavity

Disclosed herein is a method of forming a device, comprising mounting a plurality of first interconnects on one or more first integrated circuit dies. One or more second integrated circuit dies are mounted on a first side of an interposer. The interposer is mounted at a second side to the first integrated circuit dies, the plurality of first interconnects disposed outside of the interposer. The interposer is mounted to a first side of a substrate by attaching the first interconnects to the substrate, the substrate in signal communication with one or more of the first integrated circuit dies through the first interconnects.