H03M1/40

Differential clamp circuits with current recirculation

Differential clamp circuits configured to recirculate the current in one clamp, either low-side clamp or high-side clamp, from one output of a differential signal to the other output of the differential signal are disclosed. Differential clamp circuits described herein may be particularly suitable for providing programmable clamps at differential outputs of an ADC driver and may be particularly beneficial to implement clamps that are symmetrical around an ADC's input common-mode voltage. Some differential clamp circuit described herein may advantageously present a smaller capacitive load at each output, thus reducing bandwidth degradation of the output stage. Furthermore, differential clamp circuits described herein may operate with only one control voltage, making it easier to limit the output excursions symmetrically around the default common-mode voltage.

Differential electro-mechanical oscillating circuits and related methods
10985698 · 2021-04-20 · ·

Differential electro-mechanical oscillating circuits are described. These circuits may be used in a variety of contexts to produce differential oscillating signals, such as sine waves or square waves. A switched capacitor circuit (SCC) is used to prevent low-frequency locking, whereby the output of the resonator would otherwise lock to a constant value. More specifically, the SCC provides an impedance in parallel to the resonator between the output terminals of oscillating circuit. The SCC is designed so that, at low frequencies, its impedance is lower than the impedance of the resonator. The presence of such an impedance prevents the formation of an open circuit between the output terminals, thus maintaining the oscillating circuit in the oscillation mode. The differential electro-mechanical oscillating circuits described herein may be used to produce clock signals or otherwise to produce periodic reference signals.

DIFFERENTIAL ELECTRO-MECHANICAL OSCILLATING CIRCUITS AND RELATED METHODS
20210058032 · 2021-02-25 · ·

Differential electro-mechanical oscillating circuits are described. These circuits may be used in a variety of contexts to produce differential oscillating signals, such as sine waves or square waves. A switched capacitor circuit (SCC) is used to prevent low-frequency locking, whereby the output of the resonator would otherwise lock to a constant value. More specifically, the SCC provides an impedance in parallel to the resonator between the output terminals of oscillating circuit. The SCC is designed so that, at low frequencies, its impedance is lower than the impedance of the resonator. The presence of such an impedance prevents the formation of an open circuit between the output terminals, thus maintaining the oscillating circuit in the oscillation mode. The differential electro-mechanical oscillating circuits described herein may be used to produce clock signals or otherwise to produce periodic reference signals.

DIFFERENTIAL CLAMP CIRCUITS WITH CURRENT RECIRCULATION

Differential clamp circuits configured to recirculate the current in one clamp, either low-side clamp or high-side clamp, from one output of a differential signal to the other output of the differential signal are disclosed. Differential clamp circuits described herein may be particularly suitable for providing programmable clamps at differential outputs of an ADC driver and may be particularly beneficial to implement clamps that are symmetrical around an ADC's input common-mode voltage. Some differential clamp circuit described herein may advantageously present a smaller capacitive load at each output, thus reducing bandwidth degradation of the output stage. Furthermore, differential clamp circuits described herein may operate with only one control voltage, making it easier to limit the output excursions symmetrically around the default common-mode voltage.

Analog-to-digital converter device and method capable of adjusting bit conversion cycle of analog-to-digital conversion operation
11863195 · 2024-01-02 · ·

An ADC device includes a DAC circuit, a comparator circuit, a SAR decision circuit, an oscillator circuit having a delay unit, and a processing circuit. The oscillator circuit is used for generating the clock signal according to a reset signal and a delay of the delay unit. The processing circuit is used for sequentially generating multiple bit conversion signals associated with multiple different bits of the decision signal, for generating at least one guard signal which follows the multiple bit conversion signals, and then for comparing the at least one guard signal with the reset signal to adjust the delay generated by the delay unit of the oscillator circuit.

Analog-to-digital converter device and method capable of adjusting bit conversion cycle of analog-to-digital conversion operation
11863195 · 2024-01-02 · ·

An ADC device includes a DAC circuit, a comparator circuit, a SAR decision circuit, an oscillator circuit having a delay unit, and a processing circuit. The oscillator circuit is used for generating the clock signal according to a reset signal and a delay of the delay unit. The processing circuit is used for sequentially generating multiple bit conversion signals associated with multiple different bits of the decision signal, for generating at least one guard signal which follows the multiple bit conversion signals, and then for comparing the at least one guard signal with the reset signal to adjust the delay generated by the delay unit of the oscillator circuit.

EFFICIENT ALL-DIGITAL DOMAIN CALIBRATION ARCHITECTURE FOR A SUCCESSIVE APPROXIMATION REGISTER ANALOG-TO-DIGITAL CONVERTER

A method is described that is performed by a calibration system. The method includes determining a set of perturbation values for configuring an analog-to-digital converter of the calibration system; generating a set of digital test values for determining the accuracy of the analog-to-digital converter; and applying the set of perturbation values to the set of digital test values to generate a set of modified test values, wherein the set of perturbation values are digital values that are applied to the set of digital test values in the digital domain.

NOISE SHAPING ALGORITHMIC ANALOG-TO-DIGITAL CONVERTER
20200366306 · 2020-11-19 · ·

Disclosed herein are some examples of algorithmic analog-to-digital converters (AADCs) that perform noise shaping. In particular, an AADC disclosed herein includes circuitry that can store residue(s) of one or more conversion cycles produced by the AADC and apply a value corresponding to the residue(s) to a subsequent conversion cycle. The AADC may perform a filtering procedure with the residue(s) to produce the value applied to the subsequent conversion. Applying the value to the subsequent conversion cycle can increase a signal-to-noise ratio of the signal that the AADC is converting in the subsequent conversion cycle.

SAR ADC and a reference ripple suppression circuit adaptable thereto

A reference ripple suppression circuit adaptable to a successive approximation register (SAR) analog-to-digital converter (ADC) includes a plurality of code-dependent compensation cells, each including a logic circuit and a compensation capacitor. A first plate of the compensation capacitor is coupled to receive a reference voltage to be compensated, and a second plate of the compensation capacitor is coupled to receive an output of the logic circuit performing on an output code of the SAR ADC and at least one logic value representing a bottom-plate voltage of a switched digital-to-analog converter (DAC) of the SAR ADC. (k1) of the code-dependent compensation cells are required maximally for k-th switching of the SAR ADC.

SAR ADC and a reference ripple suppression circuit adaptable thereto

A reference ripple suppression circuit adaptable to a successive approximation register (SAR) analog-to-digital converter (ADC) includes a plurality of code-dependent compensation cells, each including a logic circuit and a compensation capacitor. A first plate of the compensation capacitor is coupled to receive a reference voltage to be compensated, and a second plate of the compensation capacitor is coupled to receive an output of the logic circuit performing on an output code of the SAR ADC and at least one logic value representing a bottom-plate voltage of a switched digital-to-analog converter (DAC) of the SAR ADC. (k1) of the code-dependent compensation cells are required maximally for k-th switching of the SAR ADC.