H03M1/747

APPARATUS AND METHOD FOR PROCESSING OUTPUT SIGNAL OF ANALOG-TO-DIGITAL CONVERTER
20170370766 · 2017-12-28 · ·

According to an aspect of the inventive concept, there is provided an apparatus for processing an output signal of an analog-digital converter, includes: a first frequency conversion unit for converting a frequency of the output signal of the analog-digital converter so that a band where spurious components exist moves to a band where direct current components exist in the output signal of the analog-digital converter; a spurious component blocking unit for eliminating, from an output signal of the first frequency conversion unit, spurious components which have moved to the band where direct current components exist; and a second frequency conversion unit for restoring a frequency of an output signal of the spurious component blocking unit to the original frequency of the output signal of the analog-digital converter.

System for and method of cancelling a transmit signal echo in full duplex transceivers

The systems and methods discussed herein utilized a wireless or wired transceiver having a transmitter and a receiver. The transceiver is configured to reduce distortion contributions associated with echo cancelling. The transmitter provides a replica signal and a transmit signal. The replica signal and the transmit signal can be provided using a common switch.

DWA CIRCUIT AND DA CONVERSION APPARATUS
20230188160 · 2023-06-15 ·

A DWA circuit includes: a thermometer conversion unit configured to convert an input digital signal into a thermometer code; a shift amount storage unit configured to store a shift amount; a shift unit configured to cyclically shift the thermometer code; an arrangement conversion unit configured to supply, to an analog output circuit, an output control code obtained by converting a bit arrangement of a shifted code; and an update unit configured to update the shift amount, in which the shifted code includes a plurality of unconverted bit fields, the output control code includes a plurality of converted bit fields, and the arrangement conversion unit is configured to perform arrangement conversions on a plurality of bits having a same position in a bit field in the plurality of unconverted bit fields, to arrange the plurality of bits in a same converted bit field among the plurality of converted bit fields.

ANALOG-DIGITAL CONVERTER AND ANALOG-TO-DIGITAL CONVERSION METHOD
20170310336 · 2017-10-26 ·

Present invention discloses an ADC and an analog-to-digital conversion method. The ADC includes: a clock generator, including M transmission gates, where the M transmission gates are configured to receive a first clock signal that is periodically sent and separately perform gating control on the first clock signal, so as to generate M second clock signals, M is an integer that is greater than or equal to 2; M ADC channels that are configured in a time interleaving manner, configured to receive one analog signal and separately perform, under the control of the M second clock signals, sampling and analog-to-digital conversion on the analog signal, so as to obtain M digital signals, where each ADC channel is corresponding to one clock signal of the M second clock signals; and an adder, configured to add the M digital signals together in a digital field, so as to obtain a digital output signal.

SYSTEM FOR AND METHOD OF CANCELLING A TRANSMIT SIGNAL ECHO IN FULL DUPLEX TRANSCEIVERS

The systems and methods discussed herein utilized a wireless or wired transceiver having a transmitter and a receiver. The transceiver is configured to reduce distortion contributions associated with echo cancelling. The transmitter provides a replica signal and a transmit signal. The replica signal and the transmit signal can be provided using a common switch.

Delta-sigma modulator and method of driving delta-sigma modulator

Instability of an internal state in a current-input-type delta-sigma modulator is reduced in a case where input changes sharply. A signal current is input to a first integration node. A difference current between a fixed current and the signal current is input to a second integration node. A voltage-to-current converter that converts a difference voltage between the voltage of the first integration node and a first reference voltage into a current and outputs it is connected between the first integration node and the second integration node. The voltage of the second integration node is compared with a second reference voltage, and a 1-bit digital signal is output. Current is draws from the first integration node or the second integration node according to the 1-bit digital signal. A short-circuit switch is provided between the first integration node and the second integration node for short-circuiting them.

DATA COMPARISON CIRCUIT AND SEMICONDUCTOR DEVICE
20170244398 · 2017-08-24 ·

A semiconductor device that enables a memory size reduction is provided. The semiconductor device includes a converter circuit, a memory circuit, and a detection circuit. The converter circuit has a function of converting first data that includes a digital voltage value to second data that includes an analog current value. The memory circuit has a function of storing third data that includes an analog current value. The detection circuit has a function of generating data that indicates whether the analog current values of the second and third data match.

Envelope-dependent noise-shaped segmentation in oversampling digital-to-analog converters
09735799 · 2017-08-15 · ·

Improved mechanisms for applying noise-shaped segmentation techniques in a multi-bit DAC are disclosed. Noise-shaped segmentation refers to constructing two or more noise-shaped signals whose sum equals the original digital input signal by splitting each word of the input signal into two or more sub-words and converting each sub-word by a respective sub-word DAC group. Disclosed mechanisms include determining a range of amplitudes of a portion of the input signal over a certain time period, and, when converting digital words of that portion to analog values, limiting the number of sub-word DAC groups which are used for the conversion only to a number that is necessary for generating an analog output corresponding to the portion being evaluated, which number is determined based on the tracked amplitudes and could be smaller than the total number of sub-word DAC groups. Placing unused sub-word DAC groups into a power saving mode reduces power consumption.

Current removal for digital-to-analog converters

The present disclosure describes aspects of current removal for digital-to-analog converters (DACs). In some aspects, a circuit for converting a digital input to an analog output includes a first resistor ladder having first resistors connectable to respective current sources and connected to a first output of the circuit. The circuit also includes second resistor ladder having second resistors connectable to the respective current sources and connected to a second output of the circuit. A common node is formed between common resistor terminals of the first resistor ladder and the second resistor ladder. Current removal circuitry is connected to the common node and referenced to an amount of current provided by the respective current sources. By removing current from the common node of the resistor ladders, common-mode current at outputs of the circuit can be reduced with minimal degradation of differential performance of the circuit.

DIGITAL-TO-ANALOG CONVERTER AND SOURCE DRIVER USING THE SAME
20170272092 · 2017-09-21 · ·

A digital-to-analog converter including a resistor string configured to provide a plurality of gradation voltages formed by receiving a top voltage at one end thereof and a bottom voltage at the other end; a plurality of pass transistors including a pass transistor having one end which is electrically connected to the resistor string and outputting any one among the plurality of gradation voltages; and a decoder configured to control the plurality of pass transistors. The plurality of the pass transistors are included in any one among a plurality of groups according to values of the gradation voltages, and the pass transistors included in the any one group are divided into a first group and a second group according to output gradation voltages, and pass transistors included in the first group and pass transistors included in the second group are different types of pass transistors.