H04L27/2275

Systems and methods for processing variable coding and modulation (VCM) based communication signals using feedforward carrier and timing recovery

Processing a digital bit stream and systems for implementing the methods are provided. The method includes dividing the digital bit stream into a plurality of data packets. In a first processing block performing a carrier recovery error calculation on a first portion of the plurality of data packets, comprising preforming a first phase locked loop (PLL) function on decimated data of the data packets and performing a carrier recovery operation on the first portion of the plurality of data packets. In a second processing block, in parallel with the processing of the first portion of the plurality of packets, performing the carrier recovery error calculation on a second portion of the plurality of data packets, comprising preforming the first PLL function on decimated data of the data packets and performing the carrier recovery operation on second portion of the plurality of data packets.

Methods and devices for data demodulation

Embodiments of the present disclosure relate to methods and device for receiving PAM data stream. In an embodiment, a method comprises receiving a signal stream modulated with pulse amplitude modulation (PAM) associated with a plurality of bit patterns; determining boundary voltages for the plurality of bit patterns; and calibrating, based on the boundary voltages, a threshold voltage for use in recognition of the plurality of bit patterns. In this way, bit patterns may be accurately recognized based on the calibrated threshold voltage.

STATION (STA) AND METHOD FOR USAGE OF PHASE NOISE COMPENSATION BASED ON OPERATIONAL PARAMETERS
20180097593 · 2018-04-05 ·

Embodiments of a station (STA) and method for communication in accordance with phase noise compensation are generally described herein. The STA may determine, based at least partly on one or more operational parameters, whether to perform phase noise compensation of data symbols of a received protocol data unit (PDU). For instance, the STA may compare the operational parameters with one or more thresholds. The STA may further determine a method of phase noise compensation based at least partly on one or more operational parameters. As an example, the STA may determine a type of interpolation to be used for an interpolation of phase noise estimates of pilot symbols to determine phase noise estimates of data symbols. Example operational parameters may include a signal quality metric, a carrier frequency offset (CFO) measurement and/or modulation and coding scheme (MCS).

Multi-channel spread spectrum return channel for ultra small aperture terminals (USATS)

A return channel system for ultra-small aperture terminals has a spreader that receives an input signal and outputs a spread spectrum signal having multiple replicated signals with a lower power than the input signal. A de-spreader includes a de-multiplexer that receives the spread spectrum signal via satellite. The de-multiplexer separates the spread spectrum signal into a first channel having a first signal and a second channel having a second signal. The de-spreader also has an offset compensation circuit having a phase estimator configured to estimate a phase offset between a phase of the first signal and a phase of the second signal. And a phase adjustor that receives the second signal and adjusts the phase of the second signal to align with the phase of the first signal to provide a phase-adjusted second signal. A summer combines the first signal with the phase-adjusted second signal to provide a composite signal.

SYSTEMS AND METHODS FOR PROCESSING VARIABLE CODING AND MODULATION (VCM) BASED COMMUNICATION SIGNALS USING FEEDFORWARD CARRIER AND TIMING RECOVERY

Processing a digital bit stream and systems for implementing the methods are provided. The method includes dividing the digital bit stream into a plurality of data packets. In a first processing block performing a carrier recovery error calculation on a first portion of the plurality of data packets, comprising preforming a first phase locked loop (PLL) function on decimated data of the data packets and performing a carrier recovery operation on the first portion of the plurality of data packets. In a second processing block, in parallel with the processing of the first portion of the plurality of packets, performing the carrier recovery error calculation on a second portion of the plurality of data packets, comprising preforming the first PLL function on decimated data of the data packets and performing the carrier recovery operation on second portion of the plurality of data packets.

High data rate multilevel clock recovery system

Digital receiver systems and clock recovery techniques for use in digital receiver systems are provided to implement asynchronous baud-rate clock recovery systems for high data rate serial receivers multilevel line modulation. A two-stage postcursor ISI equalization system is provided to efficiently emulate a 4-level DFE (decision feedback equalization) system, for example, while converting a 4-level equalized signal to s 2-level equalized signal. For example, a two stage postcursor ISI equalization system includes a DFE stage which operates on a most significant component of a given 4-level data symbol, followed by a DFFE (decision-feedforward equalizer) stage which operates on a least significant component of the given 4-level data symbol. In parallel with the DFFE stage, an estimate of the least significant component is subtracted from the equalized 4-level data symbol to convert the 4-level data symbol to a 2-level symbol.

High data rate multilevel clock recovery system

Digital receiver systems and clock recovery techniques for use in digital receiver systems are provided to implement asynchronous baud-rate clock recovery systems for high data rate serial receivers multilevel line modulation. A two-stage postcursor ISI equalization system is provided to efficiently emulate a 4-level DFE (decision feedback equalization) system, for example, while converting a 4-level equalized signal to s 2-level equalized signal. For example, a two stage postcursor ISI equalization system includes a DFE stage which operates on a most significant component of a given 4-level data symbol, followed by a DFFE (decision-feedforward equalizer) stage which operates on a least significant component of the given 4-level data symbol. In parallel with the DFFE stage, an estimate of the least significant component is subtracted from the equalized 4-level data symbol to convert the 4-level data symbol to a 2-level symbol.

High data rate multilevel clock recovery system

Digital receiver systems and clock recovery techniques for use in digital receiver systems are provided to implement asynchronous baud-rate clock recovery systems for high data rate serial receivers multilevel line modulation. A two-stage postcursor ISI equalization system is provided to efficiently emulate a 4-level DFE (decision feedback equalization) system, for example, while converting a 4-level equalized signal to s 2-level equalized signal. For example, a two stage postcursor ISI equalization system includes a DFE stage which operates on a most significant component of a given 4-level data symbol, followed by a DFFE (decision-feedforward equalizer) stage which operates on a least significant component of the given 4-level data symbol. In parallel with the DFFE stage, an estimate of the least significant component is subtracted from the equalized 4-level data symbol to convert the 4-level data symbol to a 2-level symbol.

USER TERMINAL, RADIO BASE STATION AND ADAPTIVE MODULATION AND CODING METHOD
20170231000 · 2017-08-10 · ·

In one aspect, the adaptive modulation and coding method includes, in a user terminal, receiving a modulation and coding scheme (MCS) index, acquiring a modulation order corresponding to the received MCS index as a modulation order of a downlink shared channel, from a first table in which MCS indexes are associated with modulation orders including 8 and transport block size (TBS) indexes, and a second table is provided in which MCS indexes are associated with modulation orders of less than 8 and TBS indexes, and the first table is provided by puncturing a combination of a modulation order and a TBS index in the second table so that the first table and the second table are equal in a number of bits for an MCS index. In other aspects, a user terminal and a radio base station are provided.

High data rate multilevel clock recovery system

Digital receiver systems and clock recovery techniques for use in digital receiver systems are provided to implement asynchronous baud-rate clock recovery systems for high data rate serial receivers multilevel line modulation. A two-stage postcursor ISI equalization system is provided to efficiently emulate a 4-level DFE (decision feedback equalization) system, for example, while converting a 4-level equalized signal to s 2-level equalized signal. For example, a two stage postcursor ISI equalization system includes a DFE stage which operates on a most significant component of a given 4-level data symbol, followed by a DFFE (decision-feedforward equalizer) stage which operates on a least significant component of the given 4-level data symbol. In parallel with the DFFE stage, an estimate of the least significant component is subtracted from the equalized 4-level data symbol to convert the 4-level data symbol to a 2-level symbol.