Patent classifications
H10B20/367
SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
According to one embodiment, a semiconductor device includes a memory cell array including a first memory cell provided on a substrate and a second memory cell provided on the substrate. The memory cell array includes a charge storage layer provided on the substrate and a control electrode provided on the charge storage layer. A coupling ratio of the second memory cell is different from a coupling ratio of the first memory cell.
Semiconductor memory devices with different doping types
A semiconductor device includes first nanostructures vertically separated from one another, a first gate structure wrapping around each of the first nanostructures, and second nanostructures vertically separated from one another. The semiconductor device also includes a second gate structure wrapping around the second nanostructures, a first drain/source structure coupled to a first end of the first nanostructures, a second drain/source structure coupled to both of a second end of the first nanostructures and a first end of the second nanostructures, and a third drain/source structure coupled to a second end of the second nanostructures. The first drain/source structure has a first doping type, the second and third drain/source structures have a second doping type, and the first doping type is opposite to the second doping type.
Mixed three-dimensional printed memory
The present invention discloses a mixed three-dimensional printed memory (3D-P). The slow contents (e.g., digital books, digital maps, music, movies, and/or videos) are stored in large memory blocks and/or large memory arrays, whereas the fast contents (e.g., operating systems, software, and/or games) are stored in small memory blocks and/or small memory arrays.
Three-Dimensionally Integrated Circuit Devices Including Oxidation Suppression Layers
A vertically integrated circuit device can include a substrate having a first region reserved for first functional circuits of the vertically integrated circuit device, where the first functional circuits has a substantially constant top surface level across the first region and having a second region reserved for second functional circuits of the vertically integrated circuit device and spaced apart from the first region. The second functional circuits can have a varied top surface level across the second region. A doped oxidation suppressing material can be included in the substrate and can extend from the first region to the second region at an interface of the substrate with the first functional circuits and the second functional circuits, respectively.
THREE-DIMENSIONALLY INTEGRATED CIRCUIT DEVICES INCLUDING OXIDATION SUPPRESSION LAYERS
A vertically integrated circuit device can include a substrate having a first region reserved for first functional circuits of the vertically integrated circuit device, where the first functional circuits has a substantially constant top surface level across the first region and having a second region reserved for second functional circuits of the vertically integrated circuit device and spaced apart from the first region. The second functional circuits can have a varied top surface level across the second region. A doped oxidation suppressing material can be included in the substrate and can extend from the first region to the second region at an interface of the substrate with the first functional circuits and the second functional circuits, respectively.
Three-dimensionally integrated circuit devices including oxidation suppression layers
A vertically integrated circuit device can include a substrate having a first region reserved for first functional circuits of the vertically integrated circuit device, where the first functional circuits has a substantially constant top surface level across the first region and having a second region reserved for second functional circuits of the vertically integrated circuit device and spaced apart from the first region. The second functional circuits can have a varied top surface level across the second region. A doped oxidation suppressing material can be included in the substrate and can extend from the first region to the second region at an interface of the substrate with the first functional circuits and the second functional circuits, respectively.
SEMICONDUCTOR MEMORY DEVICES WITH DIFFERENT DOPING TYPES
A semiconductor device includes first nanostructures vertically separated from one another, a first gate structure wrapping around each of the first nanostructures, and second nanostructures vertically separated from one another. The semiconductor device also includes a second gate structure wrapping around the second nanostructures, a first drain/source structure coupled to a first end of the first nanostructures, a second drain/source structure coupled to both of a second end of the first nanostructures and a first end of the second nanostructures, and a third drain/source structure coupled to a second end of the second nanostructures. The first drain/source structure has a first doping type, the second and third drain/source structures have a second doping type, and the first doping type is opposite to the second doping type.
High writing rate antifuse array
A high writing rate antifuse array includes at least one sub-memory array including two antifuse memory cells arranged side by side between two neighboring bit lines. Each of two antifuse memory cells includes an antifuse transistor. The antifuse transistor has at least one sharp corner overlapping an antifuse gate above a first gate dielectric layer. Each of two antifuse memory cells includes a selection transistor. The second gate dielectric layers of two selection transistors are connected with each other. Thus, two antifuse memory cells are connected with the same select line and the same word line but are respectively connected with different bit lines. In the present invention, a common source contact is used, and two selection transistors share a channel, whereby to stabilize the source structure, increase the channel width of the selection transistors, and raise the writing rate without increase of overall area of the layout.
MEMORY DEVICES PROGRAMMED WITH DIELECTRIC STRUCTURES AND METHODS FOR MANUFACTURING THE SAME
A memory device includes a plurality of memory cells, each of the plurality of memory cells configured to store a data bit; a first interconnect structure operatively configured as a bit line and coupled to each of the plurality of memory cells; and a second interconnect structure operatively configured to carry a supply voltage and coupled to each of the plurality of memory cells. The data bit stored by a first one of the plurality of memory cells presents a first logic state when the first memory cell includes a first channel structure, with a first end of the first channel structure connected to a dielectric structure.
High-Isolation P-Substrate on RF PMOS
A memory device includes a memory cells, each of which is configured to store one or more data bits; a first interconnect structure operatively configured as a bit line and coupled to each of the plurality of memory cells, the first interconnect structure extending along a first lateral direction; and a second interconnect structure operatively configured to carry a supply voltage and coupled to each of the plurality of memory cells, the second interconnect structure extending along the first lateral direction. The one or more data bits stored by a first one of the plurality of memory cells correspond to a first logic state, the first memory cell includes a first epitaxial structure with a nearly vertical sidewall in direct contact with a first dielectric structure, and the first epitaxial structure and the first dielectric structure are both coupled to either the first interconnect structure or the second interconnect structure.