H10N70/8845

NONVOLATILE MEMORY DEVICE AND OPERATING METHOD OF THE SAME

A nonvolatile memory device includes a resistance switching layer, a gate on the resistance switching layer, a gate oxide layer between the resistance switching layer and the gate, and a source and a drain, spaced apart from each other, on the resistance switching layer. A resistance value of the resistance switching layer is changed based on an illumination of light irradiated onto the resistance switching layer and is maintained as a changed resistance value.

METHODS OF FORMING ELECTRONIC DEVICES COMPRISING METAL OXIDE MATERIALS

An electronic device comprising a stack structure comprising one or more stacks of materials and a metal oxide material adjacent to the stacks of materials. The materials of the stacks comprise one or more chalcogenide materials. The metal oxide material comprises aluminum oxide, aluminum silicate, hafnium oxide, hafnium silicate, zirconium oxide, zirconium silicate, or a combination thereof and the metal oxide material extends continuously from an upper portion of the one or more stacks of materials to a lower portion of the one or more stacks of materials. Additional electronic devices are disclosed, as are related systems and methods of forming an electronic device.

SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
20230180626 · 2023-06-08 ·

A semiconductor device may include: first conductive lines; second conductive lines disposed on the first conductive lines to be spaced apart from the first conductive lines; selector layer disposed between the first conductive lines and the second conductive lines; a variable resistance layer disposed between the first conductive lines and the second conductive lines; and a first electrode layer including graphene and disposed between the variable resistance layer and the selector layer.

RRAM device

The present disclosure relates to an integrated circuit device having an RRAM cell, and an associated method of formation. In some embodiments, the integrated circuit device has a bottom electrode disposed over a lower metal interconnect layer. The integrated circuit device also has a resistance switching layer with a variable resistance located on the bottom electrode, and a top electrode located over the resistance switching layer. The integrated circuit device also has a self-sputtering spacer having a lateral portion that surrounds the bottom electrode at a position that is vertically disposed between the resistance switching layer and a bottom etch stop layer and a vertical portion abutting sidewalls of the resistance switching layer and the top electrode. The integrated circuit device also has a top etch stop layer located over the bottom etch stop layer abutting sidewalls of the self-sputtering spacer and overlying the top electrode.

RESISTIVE CHANGE ELEMENTS USING PASSIVATING INTERFACE GAPS AND METHODS FOR MAKING SAME

A method to fabricate a resistive change element. The method may include forming a stack over a substrate. The stack may include a conductive material, a resistive change material, a first surface, and a second surfaces opposite the first surface. The method may further include depositing a first material over the stack such that the first material directly contacts at least one of the first surface and the second surface of the stack. The method may also include after depositing the first material, forming a second material over the first material and evaporating a portion of the first material through the second material to create a gap between the second material and the at least one of the first surface and the second surface of the stack.

Memory device
09741766 · 2017-08-22 · ·

According to one embodiment, a memory device includes first to third interconnects, memory cells, and selectors. The first to third interconnects are provided along first to third directions, respectively. The memory cells includes variable resistance layers formed on two side surfaces, facing each other in the first direction, of the third interconnects. The selectors couple the third interconnects with the first interconnects. One of the selectors includes a semiconductor layer provided between associated one of the third interconnects and associated one of the first interconnects, and gates formed on two side surfaces of the semiconductor layer facing each other in the first direction with gate insulating films interposed therebetween.

VARIABLE RESISTANCE MEMORY DEVICES AND METHODS OF MANUFACTURING THE SAME
20170237000 · 2017-08-17 ·

A variable resistance memory device and a method of manufacturing the same, the device including first conductive lines disposed in a first direction on a substrate, each of the first conductive lines extending in a second direction crossing the first direction, and the first and second directions being parallel to a top surface of the substrate; second conductive lines disposed in the second direction over the first conductive lines, each of the second conductive lines extending in the first direction; a memory unit between the first and second conductive lines, the memory unit being in each area overlapping the first and second conductive lines in a third direction substantially perpendicular to the top surface of the substrate, and the memory unit including a variable resistance pattern; and an insulation layer structure between the first and second conductive lines, the insulation layer structure covering the memory unit and including an air gap in at least a portion of an area overlapping neither the first conductive lines nor the second conductive lines in the third direction.

Integrated Circuit System With Memory Support And Method Of Manufacture Thereof
20170236870 · 2017-08-17 ·

A method of manufacturing an integrated circuit system, includes, in part, providing a planar surface on an insulator, forming first and second bottom electrodes over the insulator substrate, forming a first electrolyte over the first and second bottom electrodes, forming a first top electrode over the first electrolyte, forming and depositing a second bottom electrode over the insulator substrate, patterning and removing the first top electrode and the first electrolyte from regions above the second bottom electrode, forming a second electrolyte above the second bottom electrode and the first tope electrode, forming a second top electrode above the second electrolyte, and patterning and removing the second top electrode and the second electrolyte from regions above the first bottom electrode.

ELASTIC STRAIN ENGINEERING OF DEFECT DOPED MATERIALS

Compositions and methods related to straining defect doped materials as well as their methods of use in electrical circuits are generally described.

2D AMORPHOUS CARBON FILM ASSEMBLED FROM GRAPHENE QUANTUM DOTS

Amorphous two-dimensional graphene-like carbon films provide benefits to a variety of applications due to advantageous electrical, mechanical, and chemical properties. Methods are provided to efficiently and cheaply create high-quality amorphous two-dimensional carbon films with embedded graphene-like nanocrystallites using coal as a precursor. These methods employ solution-phase deposition of coal-derived graphene-containing quantum dots followed by relatively low-temperature annealing/crosslinking of the quantum dots to form a single two-dimensional layer of carbon that includes a plurality of randomly-oriented discrete graphene domains connected to each other via amorphous carbon regions. Multi-layer films can be easily created by repeating the deposition and annealing processes. Two-dimensional carbon films formed in this manner exhibit improved properties when compared to crystalline graphene sheets and have properties especially suited to use as the storage medium of memristors. Further processing can result in large free-standing two-dimensional graphene-like carbon thin films that can be used as membranes or for other applications.