H01L28/91

SEMICONDUCTOR DEVICE STRUCTURE AND METHOD MAKING THE SAME
20230232607 · 2023-07-20 ·

The present disclosure is in the field of semiconductor devices, in particular, to a semiconductor structure and a method of forming the same. The semiconductor structure includes: a substrate with a trench extending in a direction of the substrate; a capacitor fabricated in the trench, the capacitor includes a lower electrode disposed on an inner wall of the trench, a dielectric combination layer disposed on the lower electrode, and an upper electrode disposed on the dielectric combination layer; the dielectric combination layer includes a stacked structure composed of a nitride layer and an oxide layer. The device can increase the capacitance of the capacitor significantly and reduce the occurrence of charge leakage, thereby improving the electrical performance of the semiconductor memory device.

METHOD OF MANUFACTURING SEMICONDUCTOR STRUCTURE AND SEMICONDUCTOR STRUCTURE
20230231005 · 2023-07-20 ·

The present disclosure provides a method of manufacturing a semiconductor structure and a semiconductor structure. The method of manufacturing the semiconductor structure includes: providing an initial structure, where the initial structure includes a laminated structure and a plurality of capacitor holes formed in the laminated structure, and a bottom electrode is formed in each of the capacitor holes; forming a hard mask layer, where the hard mask layer covers a top surface of the initial structure; and partially etching the hard mask layer through an etching gas, to form a plurality of first opening, where the etching gas includes a first gas, and the first gas includes a nitrogen atomic-containing and/or hydrogen atomic-containing gas, to avoid a combination reaction between the first gas and a material of the bottom electrode.

Semiconductor structure and method for manufacturing thereof

A semiconductor structure is provided. The semiconductor structure includes a substrate, a front end of line (FEOL) structure, and a metallization structure. The FEOL structure is disposed over the substrate. The metallization structure is over the FEOL structure. The metallization structure includes a transistor structure, an isolation structure, and a capacitor. The transistor structure has a source region and a drain region connected by a channel structure. The isolation structure is over the transistor structure and exposing a portion of the source region, and a side of the isolation structure has at least a lateral recess vertically overlaps the channel structure. The capacitor is in contact with the source region and disposed conformal to the lateral recess. A method for manufacturing a semiconductor structure is also provided.

Nanowire structure enhanced for stack deposition

A nanowire structure that includes a conductive layer; conductive wires having first ends that contact the conductive layer and second ends that protrude from the conductive layer; and a lateral bridge layer that connects laterally a number of the conductive wires to provide a substantially uniform spacing between the conductive wires.

CATALYSTS WITH MODIFIED ACTIVE PHASE DISPERSION AND METHOD TO PREPARE CATALYSTS WITH MODIFIED ACTIVE PHASE DISPERSION
20230226532 · 2023-07-20 ·

Catalyst particles comprising one or more active metal components and methods for manufacturing such catalyst particles are provided. The particles are a composite of a granulating agent or binder material such as an inorganic oxide, and an ultra-stable Y (hereafter “USY”) zeolite in which some of the aluminum atoms in the framework are substituted with zirconium atoms and/or titanium atoms and/or hafnium atoms. The one or more active phase components are incorporated in a composite mixture of the inorganic oxide binder and the post-framework modified USY zeolite prior to forming the catalyst particles.

Chip component
11705285 · 2023-07-18 · ·

A chip component includes a substrate that has a first surface and a second surface on a side opposite to the first surface, a plurality of wall portions that are formed on a side of the first surface by using a part of the substrate, that have one end portion and one other end portion, and that are formed of a plurality of pillar units, a support portion that is formed around the wall portions by using a part of the substrate and that is connected to at least one of the end portion and the other end portion of the wall portions, and a capacitor portion formed by following a surface of the wall portion, in which each of the pillar units includes a central portion and three convex portions that extend from the central portion in three mutually different directions in a plan view and in which the wall portion is formed by a connection between the convex portions of the pillar units that adjoin each other.

CAPACITOR STRUCTURE AND METHOD OF MAKING THE SAME

A disclosed capacitor structure includes a support structure including a plurality of elongated structures each extending along a longitudinal direction, a transverse direction, and a vertical direction. The plurality of elongated structures includes an alternating stack of first dielectric layers and second dielectric layers, a bottom electrode formed over the support structure, a third dielectric layer formed over the bottom electrode, and a top electrode formed over the third dielectric layer. Each of the first dielectric layers includes a first width along the transverse direction and each of the second dielectric layers includes a second width along the transverse direction. In various embodiments, the first width may be less than the second width such that each of the plurality of elongated structures include walls including a corrugated width profile as a function of distance along the vertical direction. The capacitor structure may be formed in a BEOL process.

SEMICONDUCTOR STRUCTURE AND METHOD FOR FORMING SAME
20230014263 · 2023-01-19 · ·

A method for forming a semiconductor structure includes the following: providing a semiconductor substrate, in which stack structures and isolation structures alternately arranged along a first direction are formed on the semiconductor substrate; forming a support structure in the stack structures and the isolation structures; etching the stack structures and the isolation structures to form multiple zigzag first semiconductor pillars in an array arrangement along the first direction and a second direction, in which an interspace is formed between the zigzag first semiconductor pillars; each zigzag first semiconductor pillar comprises first convex structures and first concave structures alternately arranged along a third direction, and is supported by the support structure; the first direction, the second direction and the third direction are perpendicular to one another, and the second direction is perpendicular to a top surface of the semiconductor substrate; forming capacitor structures the interspace.

CAPACITOR STRUCTURE AND ITS FORMATION METHOD AND MEMORY
20230018954 · 2023-01-19 ·

The present disclosure discloses a capacitor structure and its formation method and a memory. The method includes: providing a substrate; forming an electrode support structure on the substrate in a stacking fashion, wherein the electrode support structure includes at least a first support layer on its top, a capacitor hole is formed at intervals within the electrode support structure and extends upwards in a direction perpendicular to a surface of the substrate; forming, within the capacitor hole, an electrode post and an electrode layer extending from the electrode post to the upper surface of the first support layer; removing the electrode layer; removing the first support layer; forming a dielectric layer on the top of the electrode support structure, wherein the dielectric layer covers the top of the electrode post, and an outer peripheral wall of the top of the electrode post is connected with the dielectric layer.

CO-INTEGRATED VERTICALLY STRUCTURED CAPACITIVE ELEMENT AND FABRICATION PROCESS

First and second wells are formed in a semiconductor substrate. First and second trenches in the first second wells, respectively, each extend vertically and include a central conductor insulated by a first insulating layer. A second insulating layer is formed on a top surface of the semiconductor substrate. The second insulating layer is selectively thinned over the second trench. A polysilicon layer is deposited on the second insulating layer and then lithographically patterned to form: a first polysilicon portion over the first well that is electrically connected to the central conductor of the first trench to form a first capacitor plate, a second capacitor plate formed by the first well; and a second polysilicon portion over the second well forming a floating gate electrode of a floating gate transistor of a memory cell having an access transistor whose control gate is formed by the central conductor of the second trench.