H01L29/518

Semiconductor device and method of manufacturing the same

A gate electrode is formed on a semiconductor substrate between an n-type source region and an n-type drain region via a first insulating film. The first insulating film has second and third insulating films adjacent to each other in a plan view and, in a gate length direction of the gate electrode, the second insulating film is located on an n-type source region side, and the third insulating film is located on an n-type drain region side. The second insulating film is thinner than the third insulating film. The third insulating film is made of a laminated film having a first insulating film on the semiconductor substrate, a second insulating film on the first insulating film, and a third insulating film on the second insulating film, and each bandgap of the three insulating films is larger than that of the second insulating film.

SEMICONDUCTOR DEVICE

According to one embodiment, a semiconductor device includes first, second, third electrodes, first, and second semiconductor regions, a first conductive member, and an insulating member. The third electrode is between the first and second electrodes. The first semiconductor region includes first to sixth partial regions. The second semiconductor region includes first to third semiconductor portions. The first conductive member is electrically connected with a first one of the first and third electrodes. The first conductive member includes a first conductive end portion. The insulating member includes first and second nitride regions. The second semiconductor portion is between the fifth partial region and the first nitride region. The third semiconductor portion is between the sixth partial region and the second nitride region. The first nitride region includes a first nitride end portion. The first nitride end portion is in contact with the second semiconductor region.

FinFET device and method of forming and monitoring quality of the same

A FinFET structure with a gate structure having two notch features therein and a method of forming the same is disclosed. The FinFET notch features ensure that sufficient spacing is provided between the gate structure and source/drain regions of the FinFET to avoid inadvertent shorting of the gate structure to the source/drain regions. Gate structures of different sizes (e.g., different gate widths) and of different pattern densities can be provided on a same substrate and avoid inadvertent of shorting the gate to the source/drain regions through application of the notched features.

Method for manufacturing an electronic device

A method for manufacturing an electronic device includes locally implanting ionic species into a first region of a silicon nitride layer and into a first region of an electrically insulating layer located under the first region of the silicon nitride layer. A second region of the silicon nitride layer and a region of the electrically insulating layer located under the second region of the silicon nitride layer are protected from the implantation. The electrically insulating layer is disposed between a semi-conducting substrate and the silicon nitride layer. At least one trench is formed extending into the semi-conducting substrate through the silicon nitride layer and the electrically insulating layer. The trench separates the first region from the second region of the electrically insulating layer. The electrically insulating layer is selectively etched, and the etch rate of the electrically insulating layer in the first region is greater than the etch rate in the second region.

Electrostatically controlled gallium nitride based sensor and method of operating same

An electrostatically controlled sensor includes a GaN/AlGaN heterostructure having a 2DEG channel in the GaN layer. Source and drain contacts are electrically coupled to the 2DEG channel through the AlGaN layer. A gate dielectric is formed over the AlGaN layer, and gate electrodes are formed over the gate dielectric, wherein each gate electrode extends substantially entirely between the source and drain contacts, wherein the gate electrodes are separated by one or more gaps (which also extend substantially entirely between the source and drain contacts). Each of the one or more gaps defines a corresponding sensing area between the gate electrodes for receiving an external influence. A bias voltage is applied to the gate electrodes, such that regions of the 2DEG channel below the gate electrodes are completely depleted, and regions of the 2DEG channel below the one or more gaps in the direction from source to drain are partially depleted.

PASSIVATION LAYERS FOR SEMICONDUCTOR DEVICES

The structure of a semiconductor device with passivation layers on active regions of FET devices and a method of fabricating the semiconductor device are disclosed. The semiconductor device includes a substrate, first and second source/drain (S/D) regions disposed on the substrate, nanostructured channel regions disposed between the first and second SID regions, a passivation layer, and a nanosheet (NS) structure wrapped around the nanostructured channel regions. Each of the S/D regions have a stack of first and second semiconductor layers arranged in an alternating configuration and an epitaxial region disposed on the stack of first and second semiconductor layers. A first portion of the passivation layer is disposed between the epitaxial region and the stack of first and second semiconductor layers and a second portion of the passivation layer is disposed on sidewalk of the nanostructured channel regions

SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF

A semiconductor device includes a substrate and a gate structure. The gate structure is disposed on the substrate, and the gate structure includes a titanium nitride barrier layer and a titanium aluminide layer. The titanium aluminide layer is disposed on the titanium nitride barrier layer, and a thickness of the titanium aluminide layer ranges from twice a thickness of the titanium nitride barrier layer to three times the thickness of the titanium nitride barrier layer.

SEMICONDUCTOR DEVICE
20220384629 · 2022-12-01 · ·

According to one embodiment, a semiconductor device includes first to third electrodes, a semiconductor member, a first insulating member, and a compound member. The third electrode includes a first electrode portion. The first electrode portion is between the first and second electrodes. The semiconductor member includes a first semiconductor region and a second semiconductor region. The first semiconductor region includes first to fifth partial regions. The fourth partial region is between the first and third partial regions. The fifth partial region is between the third and second partial regions. The second semiconductor region includes first and second semiconductor portions. The first insulating member includes a first insulating region. The first insulating region is between the third partial region and the first electrode portion. The compound member includes a first compound region. At least a part of the first semiconductor portion dose not overlap the compound member in the second direction.

SEMICONDUCTOR DEVICE
20220384422 · 2022-12-01 · ·

According to one embodiment, a semiconductor device includes first to fifth electrodes, a semiconductor member, a first insulating member, and first and second connecting members. The third electrode includes a first electrode portion. The first electrode portion is between the first electrode and the second electrode. The fifth electrode includes a first electrode region. The semiconductor member includes first and second semiconductor regions. The first semiconductor region includes first to seventh partial regions. The fourth partial region is between the first and third partial regions. The fifth partial region is between the third and second partial regions. The second semiconductor region includes first, second, and third semiconductor portions. The first insulating member includes a first insulating region. The first connecting member electrically connects the fifth electrode with the first electrode. The second connecting member electrically connects the fourth electrode with the third electrode.

Method of making a semiconductor device including etching of a metal silicate using sequential and cyclic application of reactive gases
11515169 · 2022-11-29 · ·

A semiconductor manufacturing apparatus includes: a stage installed inside a processing chamber and holding a semiconductor substrate having a high-k insulating film including silicate; and a gas supply line including a first system supplying reactive gas to the processing chamber and a second system supplying catalytic gas to the processing chamber, wherein mixed gas which includes complex forming gas reacting with a metal element included in the high-k insulating film to form a first volatile organometallic complex and complex stabilizing material gas increasing stability of the first organometallic complex is supplied as the reactive gas, and catalytic gas using a second organometallic complex, which modifies the high-k insulating film and promotes a formation reaction of the first organometallic complex, as a raw material is supplied.