Patent classifications
H01L21/02513
Method for producing a nitride compound semiconductor component
A method for producing a nitride compound semiconductor component is disclosed. In an embodiment the method includes providing a growth substrate, growing a nucleation layer of an aluminum-containing nitride compound semiconductor onto the growth substrate, growing a tension layer structure for generating a compressive stress, wherein the tension layer structure comprises at least a first GaN semiconductor layer and a second GaN semiconductor layer, and wherein an Al(Ga)N interlayer for generating the compressive stress is disposed between the first GaN semiconductor layer and the second GaN semiconductor layer and growing a functional semiconductor layer sequence of the nitride compound semiconductor component onto the tension layer structure, wherein a growth of the second GaN semiconductor layer is preceded by a growth of a first 3D AlGaN layer on the Al(Ga)N interlayer in such a way that it has nonplanar structures.
SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREFOR
Disclosed are a semiconductor structure and a manufacturing method therefor, solving a problem that a surface of an epitaxial layer is not easy to flatten as the epitaxial layer has a large stress. The semiconductor structure includes: a substrate; a patterned AlN/AlGaN seed layer on the substrate; and an AlGaN epitaxial layer formed on the patterned AlN/AlGaN seed layer.
MANUFACTURING METHOD FOR MONOCRYSTALLINE SILICON SHEET
The present application provides a method for manufacturing a monocrystalline silicon sheet, including: cutting a monocrystalline silicon rod along a radial or an axial direction of the monocrystalline silicon rod to obtain a monocrystalline silicon substrate; etching a porous silicon structure on a top surface and a bottom surface of the monocrystalline silicon substrate by wet etching; depositing a monocrystalline silicon thin layer on the porous silicon structure by chemical vapor deposition, so that a thickness of the monocrystalline silicon thin layer reaches a predetermined value; and striping the monocrystalline silicon thin layer from the porous silicon structure to obtain the monocrystalline silicon sheet. In the present application, the production capacity of directly manufacturing a single crystal silicon wafer by a chemical vapor deposition method can be improved, and a process for manufacturing a silicon wafer is combined with the process of a diffusion emitter conventionally belonging to cell manufacturing, so that a manufacturing cost of a solar monocrystalline silicon cell is significantly reduced.
SUBSTRATE PROCESSING METHOD AND SUBSTRATE PROCESSING APPARATUS
A substrate processing method includes: a carry-in step of carrying a substrate having a silicon-containing film on a surface of the substrate into a processing container; a first step of forming an adsorption layer by supplying an oxygen-containing gas into the processing container and causing the oxygen-containing gas to be adsorbed on a surface of the silicon-containing film; a second step of forming a silicon oxide layer by supplying an argon-containing gas into the processing container and causing the adsorption layer and the surface of the silicon-containing film to react with each other with plasma of the argon-containing gas; and a third step of forming a graphene film on the silicon oxide layer by supplying a carbon-containing gas into the processing container with plasma of the carbon-containing gas.
Semiconductor stacking structure, and method and apparatus for separating nitride semiconductor layer using same
A semiconductor stacking structure according to the present invention comprises: a monocrystalline substrate which is disparate from a nitride semiconductor; an inorganic thin film which is formed on a substrate to define a cavity between the inorganic thin film and the substrate, wherein at least a portion of the inorganic thin film is crystallized with a crystal structure that is the same as the substrate; and a nitride semiconductor layer which is grown from a crystallized inorganic thin film above the cavity. The method and apparatus for separating a nitride semiconductor layer according the present invention mechanically separate between the substrate and the nitride semiconductor layer. The mechanical separation can be performed by a method of separation of applying a vertical force to the substrate and the nitride semiconductor layer, a method of separation of applying a horizontal force, a method of separation of applying a force of a relative circular motion, and a combination thereof.
SEMICONDUCTOR DEVICE AND METHOD FOR FORMING THE SAME
A method includes forming a 2-D material semiconductor layer over a substrate; forming source/drain electrodes covering opposite sides of the 2-D material semiconductor layer, while leaving a portion of the 2-D material semiconductor layer exposed by the source/drain electrodes; forming a first gate dielectric layer over the portion of the 2-D material semiconductor layer by using a physical deposition process; forming a second gate dielectric layer over the first gate dielectric layer by using a chemical deposition process, in which a thickness of the first gate dielectric layer is less than a thickness of the second gate dielectric layer; and forming a gate electrode over the second gate dielectric layer.
LATERAL BIPOLAR JUNCTION TRANSISTORS CONTAINING A TWO-DIMENSIONAL MATERIAL
Structures for a bipolar junction transistor and methods of fabricating a structure for a bipolar junction transistor. The structure includes an emitter and a collector comprised of a first two-dimensional material having a first conductivity type, and an intrinsic base comprised of a second two-dimensional material having a second conductivity type different than the first conductivity type. The intrinsic base is laterally positioned between the emitter and the collector.
Semiconductor epitaxial wafer and method of producing the same
Provided is a method of producing a semiconductor epitaxial wafer having enhanced gettering ability. The method of producing a semiconductor epitaxial wafer includes: a first step of irradiating a surface of a semiconductor wafer with cluster ions containing carbon, hydrogen, and nitrogen as constituent elements to form a modified layer that is located in a surface portion of the semiconductor wafer and contains the constituent elements of the cluster ions as a solid solution; and a second step of forming an epitaxial layer on the modified layer of the semiconductor wafer.
A SEED LAYER, A HETEROSTRUCTURE COMPRISING THE SEED LAYER AND A METHOD OF FORMING A LAYER OF MATERIAL USING THE SEED LAYER
A seed layer for inducing nucleation to form a layer of material is described. In an embodiment, the seed layer comprising a layer of two-dimensional monolayer amorphous material having a disordered atomic structure adapted to create localised electronic states to form electric potential wells for bonding adatoms to a surface of the seed layer via van der Waals interaction to form the layer of material, wherein each of the electric potential wells has a potential energy larger in magnitude than surrounding thermal energy to capture adatoms on the surface of the seed layer. Embodiments in relation to a method for forming the seed layer, a heterostructure comprising the seed layer, a method for forming the heterostructure comprising the seed layer, a device comprising the heterostructure and a method of enhancing vdW interaction between adatoms and a surface of the seed layer are also described.
Manufacturing process of a structured substrate
A method for manufacturing a structured substrate provided with a trap-rich layer whereon rests a stack consisting of an insulating layer and of a layer of single-crystal material, includes forming an amorphous silicon layer on a front face of a silicon substrate and heat treating intended to convert the amorphous silicon layer into a trap-rich layer made of single-crystal silicon grains. The heat treatment conditions in terms of duration and of temperature are adjusted to limit the grains to a size less than 200 nm. The method also includes overlapping the trap-rich layer with an insulating layer and a layer of single-crystal material.