Patent classifications
H01L21/28017
SEMICONDUCTOR STRUCTURE AND METHOD FOR MANUFACTURING THE SAME
The embodiment of the present invention provides a semiconductor structure and a manufacturing method thereof. The semiconductor structure comprises: a substrate having a trench therein; a first layer covering the bottom and the sidewall of the trench; and a second layer covering the surface of the first layer, wherein the step coverage of the second layer is different from the step coverage of the first layer. The embodiment of the invention is conducive to obtaining a multi-layer structure with preset step coverage.
Antiferroelectric gate dielectric transistors and their methods of fabrication
A transistor, including an antiferroelectric (AFE) gate dielectric layer is described. The AFE gate dielectric layer may be crystalline and include oxygen and a dopant. The transistor further includes a gate electrode on the AFE gate dielectric layer, a source structure and a drain structure on the substrate, where the gate electrode is between the source structure and the drain structure. The transistor further includes a source contact coupled with the source structure and a drain contact coupled with the drain structure.
COMPOSITIONS AND METHODS FOR MARKING HYDROCARBON COMPOSITIONS WITH NON-MUTAGENIC DYES
The disclosure provides dyes for marking hydrocarbon compositions. More particularly, the disclosure relates to non-mutagenic dyes for marking hydrocarbon com positions.
MIS CONTACT STRUCTURE WITH METAL OXIDE CONDUCTOR
An electrical contact structure (an MIS contact) includes one or more conductors (M-Layer), a semiconductor (S-Layer), and an interfacial dielectric layer (I-Layer) of less than 4 nm thickness disposed between and in contact with both the M-Layer and the S-Layer. The I-Layer is an oxide of a metal or a semiconductor. The conductor of the M-Layer that is adjacent to and in direct contact with the I-Layer is a metal oxide that is electrically conductive, chemically stable and unreactive at its interface with the I-Layer at temperatures up to 450° C. The electrical contact structure has a specific contact resistivity of less than or equal to approximately 10.sup.−5-10.sup.−7 Ω-cm.sup.2 when the doping in the semiconductor adjacent the MIS contact is greater than approximately 2×10.sup.19 cm.sup.−3 and less than approximately 10.sup.−8 Ω-cm.sup.2 when the doping in the semiconductor adjacent the MIS contact is greater than approximately 10.sup.20 cm.sup.−3.
SEMICONDUCTOR DEVICE AND METHOD FOR PRODUCING THE SAME
An insulating film (10) having an opening (11) is formed on a contact layer (7). A shape stabilization layer (8) having an inclined surface (9) is formed on the contact layer (7) in a peripheral portion of the opening (11). An underlying metal (12) covers an upper surface of the contact layer (7) exposed through the opening (11) and the inclined surface (9). A plating (13) is formed on the underlying metal (12).
Cell layouts for MOS-gated devices for improved forward voltage
An insulated gate turn-off (IGTO) device, formed as a die, has a layered structure including a p+ layer (e.g., a substrate), an n− epi layer, a p-well, trenched insulated gate regions formed in the p-well, and n+ regions between the gate regions, so that vertical NPN and PNP transistors are formed. The device may be formed of a matrix of cells or may be interdigitated. To turn the device on, a positive voltage is applied to the gate, referenced to the cathode. The cells further contain a vertical p-channel MOSFET, for rapidly turning the device off. The p-channel MOSFET may be made a depletion mode device by implanting boron ions at an angle into the trenches to create a p-channel. This allows the IGTO device to be turned off with a zero gate voltage while in a latch-up condition, when the device is acting like a thyristor.
Longitudinal silicon ingot slicing apparatus
The present subject matter discloses a longitudinal silicon ingot slicing apparatus for lateral slicing of cylindrical ingot to maximize resulting chips yield as compared to the conventional transverse slicing of ingot. The resulting rectangular wafers made from lateral slicing of ingot maximizes yield as by the lateral slicing of ingot, overall chips per wafer ratio gets increased as compared to transversal cutting while the said apparatus and method decreases waste due to conflict between chip and wafer geometry. The novel apparatus of longitudinal slicing of cylindrical ingot is comprising of a wire wounded around a wire reels and a plurality of grooved rollers to form a wire raw to slice the cylindrical silicon ingot. A motors are connected with the wire reels and with at least one grooved roller to slide the wire row back and forth to cut the cylindrical ingot. A work feed table is also configured along with the JIG fixture that holds the cylindrical ingot as well as align the wire raw during slicing.
Antiferroelectric gate dielectric transistors and their methods of fabrication
A transistor, including an antiferroelectric (AFE) gate dielectric layer is described. The AFE gate dielectric layer may be crystalline and include oxygen and a dopant. The transistor further includes a gate electrode on the AFE gate dielectric layer, a source structure and a drain structure on the substrate, where the gate electrode is between the source structure and the drain structure. The transistor further includes a source contact coupled with the source structure and a drain contact coupled with the drain structure.
Implant isolated devices and method for forming the same
A device includes a semiconductor substrate and implant isolation region extending from a top surface of the semiconductor substrate into the semiconductor substrate surrounding an active region. A gate dielectric is disposed over an active region of the semiconductor substrate, wherein the gate dielectric extends over the implant isolation region. A gate electrode is disposed over the gate dielectric and an end cap dielectric layer is between the gate dielectric and the gate electrode over the implant isolation region.
MIS contact structure with metal oxide conductor
An electrical contact structure (an MIS contact) includes one or more conductors (M-Layer), a semiconductor (S-Layer), and an interfacial dielectric layer (I-Layer) of less than 4 nm thickness disposed between and in contact with both the M-Layer and the S-Layer. The I-Layer is an oxide of a metal or a semiconductor. The conductor of the M-Layer that is adjacent to and in direct contact with the I-Layer is a metal oxide that is electrically conductive, chemically stable and unreactive at its interface with the I-Layer at temperatures up to 450° C. The electrical contact structure has a specific contact resistivity of less than or equal to approximately 10.sup.−5-10.sup.−7 Ω-cm.sup.2 when the doping in the semiconductor adjacent the MIS contact is greater than approximately 2×10.sup.19 cm.sup.−3 and less than approximately 10.sup.−8 Ω-cm.sup.2 when the doping in the semiconductor adjacent the MIS contact is greater than approximately 10.sup.20 cm.sup.−3.