Patent classifications
H02M3/076
CHARGE PUMP CIRCUIT CONFIGURED FOR POSITIVE AND NEGATIVE VOLTAGE GENERATION
A charge pump includes an intermediate node capacitively coupled to receive a first clock signal oscillating between a ground and positive supply voltage, the intermediate node generating a first signal oscillating between a first and second voltage. A level shifting circuit shifts the first signal in response to a second clock signal to generate a second signal oscillating between first and third voltages. A CMOS switching circuit includes a first transistor having a source coupled to an input, a second transistor having a source coupled to an output and a gate coupled to receive the second signal. A common drain of the CMOS switching circuit is capacitively coupled to receive the first clock signal. When positively pumping, the first voltage is twice the second voltage and the third voltage is ground. When negatively pumping, the first and third voltages are of opposite polarity and the second voltage is ground.
CHARGE PUMP FOR USE IN NON-VOLATILE FLASH MEMORY DEVICES
Numerous embodiments of an improved charge pump design are disclosed for generating the high voltages necessary to perform erase and program operations in non-volatile flash memory devices. In these embodiments, each boost stage in the charge pump is modified to overcome a deficiency in prior art charge pumps whereby voltage actually would decrease in the final boost stage. These modifications include the addition of one or more of a clock doubling circuit, a local self-precharge circuit, a feed-forward precharge circuit, a feed-backward precharge circuit, and a hybrid circuit comprising NMOS and PMOS transistors and diodes.
Voltage converting circuit and control circuit thereof
A voltage converting circuit and a control circuit thereof are provided. The control circuit includes a comparator, a clock generator, and a boost circuit. The comparator compares an input voltage with an output voltage to generate a comparison signal. The clock generator generates a clock signal according to the comparison signal to enable the clock signal to have a first frequency in a first time interval and to have a second frequency in a second time interval. The first frequency is higher than the second frequency. The first time interval occurs before the second time interval. The boost circuit receives the clock signal, pulls up a control signal of a driving switch in the first time interval according to a first driving capability, and generates the control signal in the second time interval according to a second driving capability. The first driving capability is greater than the second driving capability.
ELECTRONIC DEVICE WITH AN OUTPUT VOLTAGE BOOSTER MECHANISM
An electronic device includes: a clock booster configured to generate a boosted intermediate voltage greater than a source voltage, wherein the clock booster includes: a controller capacitor configured to store energy for providing a control signal, wherein the control signal is for controlling charging operations to generate the boosted intermediate voltage based on the source voltage, and a booster capacitor configured to store energy according to the control signal for providing the boosted intermediate voltage; and a secondary booster operatively coupled to the clock booster, the secondary booster configured to generate an output voltage based on the boosted intermediate voltage, wherein the output voltage is greater than both the source voltage and the boosted intermediate voltage.
Charge pump for use in non-volatile flash memory devices
Numerous embodiments of an improved charge pump design are disclosed for generating the high voltages necessary to perform erase and program operations in non-volatile flash memory devices. In these embodiments, each boost stage in the charge pump is modified to overcome a deficiency in prior art charge pumps whereby voltage actually would decrease in the final boost stage. These modifications include the addition of one or more of a clock doubling circuit, a local self-precharge circuit, a feed-forward precharge circuit, a feed-backward precharge circuit, and a hybrid circuit comprising NMOS and PMOS transistors and diodes.
CHARGE PUMP WITH LOAD DRIVEN CLOCK FREQUENCY MANAGEMENT
A circuit includes a current controlled oscillator (CCO), and a charge pump circuit boosting a supply voltage to produce a charge pump output voltage at a charge pump output node in response to output from the CCO. A current sensing circuit includes a first resistor coupled between the charge pump output node and an output node, a first transistor having a first conduction terminal coupled to the charge pump output node through a second resistor, and a second conduction terminal coupled to an input of the CCO. A second transistor has a first conduction terminal coupled to the output node, a second conduction terminal coupled to a reference current source, and a control terminal coupled to the control terminal of the first transistor and to the second conduction terminal of the second transistor.
Charge-pump tracker circuitry
Charge-pump tracker circuitry is disclosed having a first switch network configured to couple a first capacitor between a voltage input terminal and a ground terminal during a first charging phase and couple the first capacitor between the voltage input terminal and a pump output terminal during a first discharging phase. A second switch network is configured to couple the second capacitor between the voltage input terminal and the ground terminal during a second charging phase and couple the second capacitor between the voltage input terminal and the pump output terminal during a second discharging phase. A switch controller is configured to control the first switch network and the second switch network so that the first discharging phase and the second discharging phase are in unison in a parallel mode and so that the first discharging phase and the second discharging phase alternate in an interleaved mode.
BOOTSTRAP CIRCUIT AND A SAMPLING CIRCUIT USING THE SAME
A bootstrap circuit including: a charge pump; a power unit including a bootstrap capacitor, wherein the bootstrap capacitor is charged using an output voltage of the charge pump; and a switch driver for generating a bootstrap signal based on a clock signal and an analog signal, wherein the analog signal is input to an analog switch, the switch driver for controlling the analog switch using the bootstrap signal, and including a first body switch connected between an input terminal and a body of the analog switch.
LOW-PASS FILTER ARRANGEMENT
In an embodiment a low-pass filter arrangement has an input terminal for receiving an input voltage, a first voltage source coupled to the input terminal, a serial connection comprising a first and a second filter diode, the serial connection being coupled to the first voltage source, wherein a connection point between the first and the second filter diode is coupled to an output terminal of the filter arrangement, and a first filter capacitor coupled between the output terminal and a filter reference potential terminal. Therein the first voltage source is adapted to provide a first adjustable forward voltage whereby the first and the second filter diodes are both biased in a forward direction.
Charge pump with load driven clock frequency management
A charge pump circuit has load driven clock frequency management. The charge pump circuit includes a CCO generating a CCO output signal that has a frequency generally proportional to a feedback current, and a charge pump operated by the CCO output signal and boosting a supply voltage to produce a charge pump output voltage at an output coupled to a load. A current sensing circuit senses a load current drawn by the load and generates the feedback current as having a magnitude that varies as a function of the sensed load current if a magnitude of the load current is between a lower load current threshold and an upper load current threshold. The magnitude of the feedback current does not vary with the sensed load current if the magnitude of the sensed load current is not between the lower load current threshold and the upper load current threshold.