H03F3/45201

ADAPTABLE RECEIVER AMPLIFIER
20200321926 · 2020-10-08 ·

Provided herein are apparatus and methods for a multi-stage signal-processing circuit. The signal-processing circuit can include multiple configurable stages that can be cascaded and configured to process an input signal. Control circuitry can be used to select an output of the configurable stages. Serial data can be recovered with good signal integrity using a signal monitor with the configurable stages by virtually placing the signal monitor on a buffered output node.

Method and Circuit for Compensating for the Offset Voltage of Electronic Circuits

The present invention corresponds to a method and a circuit for compensating the offset voltage of electronic circuits, where the circuit implementing the method comprises: a dynamic comparator (1); a phase detector (6) connected to the dynamic comparator (1), the phase detector (6); a finite-state machine (9) connected to the phase detector (4), a first digital-analog converter (12) connected to an output of the finite-state machine (9); a second digital-analog converter (13) connected to another output (11) of the finite-state machine (9); a polarization block (14) with a first input (15) connected to the output of the first digital-analog converter (12) and a second input (16) connected to the output of the second digital-analog converter (13); where the polarization block (14) polarizes an electronic circuit (17) and the dynamic comparator (1), the phase detector (6), and the finite-state machine (9) are connected to a clock signal (3). The method is characterized by the following steps: a) connecting a dynamic comparator to the output of the electronic circuit; b) measuring the phase change of the dynamic comparator outputs of step a by means of a phase detector; c) controlling the output signals of a finite-state machine according to the phase detector output of step b, which can be coded forward, backward or in phase; c) converting the output of the finite-state machine of step c to an analog signal using two digital-analog converters; d) connecting the output of the two digital-analog converters of step d to the control terminal of the electronic circuit polarization block; and, e) modifying the polarization current of the electronic circuit polarization block by means of the output signals of the two digital-analog converters connected in step e.

Adaptable receiver amplifier
10608600 · 2020-03-31 · ·

Provided herein are apparatus and methods for a multi-stage signal-processing circuit. The signal-processing circuit can include multiple configurable stages that can be cascaded and configured to process an input signal. Control circuitry can be used to select an output of the configurable stages. Serial data can be recovered with good signal integrity using a signal monitor with the configurable stages by virtually placing the signal monitor on a buffered output node.

Amplifier

An amplifier includes an amplifier circuit and a gain adjusting circuit. The amplifier circuit has a design gain and a real gain and is configured to output an output signal according to an input signal and the real gain. The gain adjusting circuit is coupled to the amplifier circuit and is configured to receive the input signal to compare a voltage of the input signal with a first reference voltage, wherein when the voltage of the input signal exceeds the first reference voltage, the gain adjusting circuit increases the real gain of the amplifier circuit, so that the real gain approach the design gain.

Image signal transmission apparatus and signal output circuit having DC gain maintaining mechanism thereof
11895358 · 2024-02-06 · ·

The present invention discloses a signal output circuit having DC gain maintaining mechanism used in an image signal transmission apparatus that includes a front-stage driving circuit and a back-stage driving circuit. The front-stage driving circuit includes a continuous time linear equalizer (CTLE) having an adjusting capacitor and configured to receive a digital input signal to perform a high frequency enhancement thereon to increase a bandwidth of the digital input signal to generate a front-stage output signal. The back-stage driving circuit includes a CTLE without the adjusting capacitor and configured to increase a DC gain of the front-stage output signal to compensate a DC gain drop between the front-stage output signal and the digital input signal to generate a back-stage output signal to an image signal receiving apparatus.

AMPLIFIER WITH ADJUSTABLE HIGH-FREQUENCY GAIN USING VARACTOR DIODES
20190379340 · 2019-12-12 ·

The detection matrix for an Orthogonal Differential Vector Signaling code is typically embodied as a transistor circuit with multiple active signal inputs. An alternative detection matrix approach uses passive resistor networks to sum at least some of the input terms before active detection.

Finite impulse response analog receive filter with amplifier-based delay chain

High-data rate channel interface modules and equalization methods employing a finite impulse response (FIR) analog receive filter. Embodiments include an illustrative channel interface module having multiple amplifier-based delay units arranged in a sequential chain to convert an analog input signal into a set of increasingly-delayed analog signals that are weighted and combined together with the analog input signal to form an equalized signal; and a symbol decision element operating on the equalized signal to obtain a sequence of symbol decisions. An interface that extracts received data from the sequence of symbol decisions. The delay units may employ one or more delay cells each having a common-source amplifier stage followed by a source follower output stage, the two stages providing approximately equal portions of the propagation delay. An enhanced gate-to-drain capacitance in the common-source amplifier may increase propagation delay while reducing bandwidth limitations.

METHOD FOR VARYING AMPLIFIER GAIN
20240195374 · 2024-06-13 ·

An apparatus, e.g., an optical signal receiver, includes a trans-impedance amplifier (TIA) circuit. The TIA circuit includes a variable gain amplifier (VGA) having a tunable tail current source. The TIA circuit is configured to tune the tail current source to stabilize a DC current to a load resistor of the VGA over an operating gain range of the TIA circuit.

Equalizing device, equalizing method, and signal transmitting device
10263811 · 2019-04-16 · ·

An equalizing device has: a low-frequency zero-point circuit having a zero point in a low-frequency band of a before-equalization frequency characteristic of a communication medium; a high-frequency zero-point circuit having a zero point in a high-frequency band of the before-equalization frequency characteristic of the communication medium; and an intermediate-frequency zero-point circuit having a zero point in an intermediate-frequency band present between the low-frequency band and the high-frequency band, wherein an inclination of a waveform of the before-equalization frequency characteristic of the communication medium changes in the intermediate-frequency band; wherein the equalizing device equalizes the signal transmitted through the communication medium so as to restrain an amount of change in an inclination of a waveform of the after-equalization frequency characteristic.

FINITE IMPULSE RESPONSE ANALOG RECEIVE FILTER WITH AMPLIFIER-BASED DELAY CHAIN

High-data rate channel interface modules and equalization methods employing a finite impulse response (FIR) analog receive filter. Embodiments include an illustrative channel interface module having multiple amplifier-based delay units arranged in a sequential chain to convert an analog input signal into a set of increasingly-delayed analog signals that are weighted and combined together with the analog input signal to form an equalized signal; and a symbol decision element operating on the equalized signal to obtain a sequence of symbol decisions. An interface that extracts received data from the sequence of symbol decisions. The delay units may employ one or more delay cells each having a common-source amplifier stage followed by a source follower output stage, the two stages providing approximately equal portions of the propagation delay. An enhanced gate-to-drain capacitance in the common-source amplifier may increase propagation delay while reducing bandwidth limitations.