Patent classifications
H01L21/02381
LIFT PIN, WAFER PROCESSING APPARATUS COMPRISING SAME, AND METHOD FOR PRODUCING WAFERS
One embodiment provides a lift pin comprising: a body which is inserted into a through-hole in a susceptor; and a head provided at the end of the body to come into contact with the underside of a wafer, wherein the top surface of the head is formed to have a concavoconvex structure.
FILM FORMATION METHOD AND FILM FORMATION APPARATUS
A film forming method of forming a carbon film includes: cleaning an interior of a processing container by using oxygen-containing plasma in a state in which no substrate is present inside the processing container; subsequently, extracting and removing oxygen inside the processing container by using plasma in the state in which no substrate is present inside the processing container; and subsequently, loading a substrate into the processing container and forming the carbon film on the substrate through plasma CVD using a processing gas including a carbon-containing gas, wherein the cleaning, the extracting and removing the oxygen, and the forming the carbon film are repeatedly performed.
METHOD FOR PRODUCING EPITAXIAL SILICON WAFER
A method of producing an epitaxial silicon wafer, including: loading a wafer into a chamber; performing epitaxial growth; unloading the epitaxial silicon wafer from the chamber; and then cleaning the inside of the chamber using hydrochloric gas. After the cleaning is performed, whether components provided in the chamber are to be replaced or not is determined based on the cumulative amount of the hydrochloric gas supplied. The components have a base material that includes graphite and is coated with a silicon carbide film.
PREPARATION METHOD FOR SEMICONDUCTOR STRUCTURE
Disclosed is a preparation method for a semiconductor structure. The semiconductor structure includes: a substrate; an epitaxial layer and an epitaxial structure that are stacked on the substrate in sequence. The epitaxial layer is doped with a doping element. In the forming process, a sacrificial layer is formed on the epitaxial layer, and the sacrificial layer is repeatedly etched, such that a concentration of the doping element in the epitaxial layer is lower than a preset value. In this application, the sacrificial layer is formed on the epitaxial layer, and the sacrificial layer is repeatedly etched, such that the concentration of the doping element in the epitaxial layer is lower than the preset value, so as to prevent the doping element in the epitaxial layer from being precipitated upward into an upper-layer structure, ensure the mobility of electrons in a channel layer, and improve the performance of a device.
SiC EPITAXIAL WAFER AND METHOD FOR MANUFACTURING SiC EPITAXIAL WAFER
A SiC epitaxial wafer includes a SiC substrate and an epitaxial layer laminated on the SiC substrate, wherein the epitaxial layer contains an impurity element which determines the conductivity type of the epitaxial layer and boron which has a conductivity type different from the conductivity type of the impurity element, and the concentration of boron in the center of the epitaxial layer is less than 5.0×10.sup.12 cm.sup.−3.
SEMICONDUCTOR STRUCTURE
A semiconductor structure includes a substrate, a first nitride layer, a second nitride layer, a third nitride layer, and a polarity inversion layer. The first nitride layer is formed on the substrate, and the polarity inversion layer formed at a surface of the first nitride layer converts a non-metallic polar surface of the first nitride layer into a metallic polar surface of the polarity inversion layer. The second nitride layer is formed on the polarity inversion layer. The third nitride layer is formed on the second nitride layer.
Method for co-integration of III-V devices with group IV devices
The present disclosure relates to a semi-conductor structure and method for co-integrating a III-V device with a group IV device on a Si.sub.xGe.sub.1-x(100) substrate. The method includes: (a) providing a Si.sub.xGe.sub.1-x(100) substrate, where x is from 0 to 1; (b) selecting a first region for forming therein a group IV device and a second region for forming therein a III-V device, the first and the second region each comprising a section of the Si.sub.xGe.sub.1-x(100) substrate; (c) forming a trench isolation for at least the III-V device; (d) providing a Si.sub.yGe.sub.1-y(100) surface in the first region, where y is from 0 to 1; (e) at least partially forming the group IV device on the Si.sub.yGe.sub.1-y(100) surface in the first region; (f) forming a trench in the second region which exposes the Si.sub.xGe.sub.1-x(100) substrate, the trench having a depth of at least 200 nm, at least 500 nm, at least 1 μm, usually at least 2 μm, such as 4 μm, with respect to the Si.sub.yGe.sub.1-y(100) surface in the first region; (g) growing a III-V material in the trench using aspect ratio trapping; and (h) forming the III-V device on the III-V material, the III-V device comprising at least one contact region at a height within 100 nm, 50 nm, 20 nm, usually 10 nm, of a contact region of the group IV device.
Methods for selective deposition utilizing n-type dopants and/or alternative dopants to achieve high dopant incorporation
A method for forming a doped layer is disclosed. The doped layer may be used in a NMOS or a silicon germanium application. The doped layer may be created using an n-type halide species in a n-type dopant application, for example.
DEVICES COMPRISING DISTRIBUTED BRAGG REFLECTORS AND METHODS OF MAKING THE DEVICES
A method for making a device. The method comprises forming a buffer layer on a substrate; forming a periodically doped layer on the buffer layer; forming one or more wires on the periodically doped layer, the wires being chosen from nanowires and microwires; and introducing porosity into the periodically doped layer to form a porous distributed Bragg reflector (DBR). Various devices that can be made by the method are also disclosed.
Method of generating a germanium structure and optical device comprising a germanium structure
A method of generating a germanium structure includes performing an epitaxial depositing process on an assembly of a silicon substrate and an oxide layer, wherein one or more trenches in the oxide layer expose surface portions of the silicon substrate. The epitaxial depositing process includes depositing germanium onto the assembly during a first phase, performing an etch process during a second phase following the first phase in order to remove germanium from the oxide layer, and repeating the first and second phases. A germanium crystal is grown in the trench or trenches. An optical device includes a light-incidence surface formed by a raw textured surface of a germanium structure obtained by an epitaxial depositing process without processing the surface of the germanium structure after the epitaxial process.