Patent classifications
H01L21/02532
Semiconductor devices having different numbers of stacked channels in different regions and methods of manufacturing the same
A semiconductor device may include first channels on a first region of a substrate and spaced apart from each other in a vertical direction substantially perpendicular to an upper surface of the substrate, second channels on a second region of the substrate and spaced apart from each other in the vertical direction, a first gate structure on the first region of the substrate and covering at least a portion of a surface of each of the first channels, and a second gate structure on the second region of the substrate and covering at least a portion of a surface of each of the second channels. The second channels may be disposed at heights substantially the same as those of corresponding ones of the first channels, and a height of a lowermost one of the second channels may be greater than a height of a lowermost one of the first channels.
Low deposition rates for flowable PECVD
PECVD methods for depositing a film at a low deposition rate comprising intermittent activation of the plasma are disclosed. The flowable film can be deposited using at least a polysilane precursor and a plasma gas. The deposition rate of the disclosed processes may be less than 500 Å/min.
Method of manufacturing semiconductor device, substrate processing apparatus, and recording medium
There is provided a technique that includes: etching a portion of a first film formed on a surface of a substrate by performing a cycle a predetermined number of times, the cycle including: supplying an etching gas into a process chamber while raising an internal pressure of the process chamber in a state in which the substrate having the first film formed on the surface of the substrate is accommodated in the process chamber; and lowering the internal pressure of the process chamber by exhausting an interior of the process chamber in a state in which supply of the etching gas into the process chamber is stopped.
LIFT PIN, WAFER PROCESSING APPARATUS COMPRISING SAME, AND METHOD FOR PRODUCING WAFERS
One embodiment provides a lift pin comprising: a body which is inserted into a through-hole in a susceptor; and a head provided at the end of the body to come into contact with the underside of a wafer, wherein the top surface of the head is formed to have a concavoconvex structure.
METHOD FOR PRODUCING EPITAXIAL SILICON WAFER
A method of producing an epitaxial silicon wafer, including: loading a wafer into a chamber; performing epitaxial growth; unloading the epitaxial silicon wafer from the chamber; and then cleaning the inside of the chamber using hydrochloric gas. After the cleaning is performed, whether components provided in the chamber are to be replaced or not is determined based on the cumulative amount of the hydrochloric gas supplied. The components have a base material that includes graphite and is coated with a silicon carbide film.
Film forming method and film forming apparatus
There is provided a film forming method including: adsorbing fluorine onto a substrate on which a region in which a nitride film is exposed and a region in which an oxide film is exposed are provided adjacent to each other by supplying a fluorine-containing gas to the substrate, and forming a stepped surface on a side surface of the oxide film by selectively etching the nitride film, among the nitride film and the oxide film, so as to cause a surface of the nitride film to be more deeply recessed than a surface of the oxide film; and after the adsorbing the fluorine onto the substrate and forming the stepped surface, selectively forming a semiconductor film on the nitride film, among the nitride film and the oxide film, by supplying a raw material gas including a semiconductor material to the substrate.
Methods for selective deposition utilizing n-type dopants and/or alternative dopants to achieve high dopant incorporation
A method for forming a doped layer is disclosed. The doped layer may be used in a NMOS or a silicon germanium application. The doped layer may be created using an n-type halide species in a n-type dopant application, for example.
PROCESS FOR PRODUCING NANOCLUSTERS OF SILICON AND/OR GERMANIUM EXHIBITING A PERMANENT MAGNETIC AND/OR ELECTRIC DIPOLE MOMENT
A process for producing nanoclusters of silicon and/or germanium exhibiting a permanent magnetic and/or electric dipole moment for adjusting the work function of materials, for micro- and nano-electronics, for telecommunications, for “nano-ovens”, for organic electronics, for photoelectric devices, for catalytic reactions and for fractionation of water.
SEMICONDUCTOR DEVICE AND METHOD
A method includes forming a fin protruding from a semiconductor substrate; forming a dummy gate stack over the fin, wherein forming the dummy gate stack includes depositing a layer of amorphous material over the fin; performing an anneal process on the layer of amorphous material, wherein the anneal process recrystallizes the layer of amorphous material into a layer of polycrystalline material, wherein the anneal process includes heating the layer of amorphous material for less than one millisecond; and patterning the layer of polycrystalline material; and forming an epitaxial source/drain region in the fin adjacent the dummy gate stack; and removing the dummy gate stack and replacing the dummy gate stack with a replacement gate stack.
SiC EPITAXIAL WAFER AND METHOD OF MANUFACTURING SiC EPITAXIAL WAFER
A SiC epitaxial wafer includes a SiC substrate and an epitaxial layer laminated on the SiC substrate, wherein the epitaxial layer contains an impurity element which determines the conductivity type of the epitaxial layer and boron which has a conductivity type different from the conductivity type of the impurity element, and the concentration of boron is less than 1.0×10.sup.14 cm.sup.−3 at any position in the plane of the epitaxial layer.