Patent classifications
H01L21/28026
Hybrid under-bump metallization component
Devices and methods that can facilitate hybrid under-bump metallization components are provided. According to an embodiment, a device can comprise an under-bump metallization component that can comprise a superconducting interconnect component and a solder wetting component. The device can further comprise a solder bump that can be coupled to the superconducting interconnect component and the solder wetting component. In some embodiments, the superconducting interconnect component can comprise a hermetically sealed superconducting interconnect component.
Method of cleaning a structure and method of depositing a capping layer in a structure
Embodiments of the present disclosure generally relate to methods of cleaning a structure and methods of depositing a capping layer in a structure. The method of cleaning a structure includes suppling a cleaning gas, including a first gas including nitrogen (N) and a second gas including fluorine (F), to a bottom surface of a structure. The cleaning gas removes unwanted metal oxide and etch residue from the bottom surface of the structure. The method of depositing a capping layer includes depositing the capping layer over the bottom surface of the structure. The methods described herein reduce the amount of unwanted metal oxides and residue, which improves adhesion of deposited capping layers.
Etching Back and Selective Deposition of Metal Gate
A method includes forming a dummy gate stack, forming a dielectric layer, with the dummy gate stack located in the dielectric layer, removing the dummy gate stack to form a opening in the dielectric layer, forming a metal layer extending into the opening, and etching back the metal layer. The remaining portions of the metal layer in the opening have edges lower than a top surface of the dielectric layer. A conductive layer is selectively deposited in the opening. The conductive layer is over the metal layer, and the metal layer and the conductive layer in combination form a replacement gate.
SEMICONDUCTOR STRUCTURE WITH METAL CAP LAYER AND METHOD FOR MANUFACTURING THE SAME
Semiconductor structures and method for forming the same are provided. The semiconductor structure includes a fin protruding from a substrate and a gate stack formed across the fin. The semiconductor structure further includes a source/drain structure attaching to the gate stack and a contact structure connecting to the source/drain structure. The semiconductor structure further includes a first cap layer covering a top surface of the contact structure. In addition, the first cap layer includes a first halogen
Etching back and selective deposition of metal gate
A method includes forming a dummy gate stack, forming a dielectric layer, with the dummy gate stack located in the dielectric layer, removing the dummy gate stack to form a opening in the dielectric layer, forming a metal layer extending into the opening, and etching back the metal layer. The remaining portions of the metal layer in the opening have edges lower than a top surface of the dielectric layer. A conductive layer is selectively deposited in the opening. The conductive layer is over the metal layer, and the metal layer and the conductive layer in combination form a replacement gate.
Semiconductor structure with metal cap layer
Semiconductor structures and method for forming the same are provided. The semiconductor structure includes a fin protruding from a substrate and a gate stack formed across the fin. The semiconductor structure further includes a first cap layer formed over the gate stack and a source/drain structure formed adjacent to the gate stack in the fin. The semiconductor structure further includes a contact structure formed over the source/drain structure and a second cap layer formed over the contact structure. In addition, the first cap layer and the second cap layer include different halogens.
Connectivity in quantum dot devices
Disclosed herein are quantum dot devices, as well as related computing devices and methods. For example, in some embodiments, a quantum dot device may include: a quantum well stack including a quantum well layer; and a plurality of gates above the quantum well stack, wherein the gates are arranged in a ladder arrangement including two rails having at least N gates each and at least one active rung, and a number of active rungs in the ladder arrangement is less than N.
METHOD FOR FABRICATING SEMICONDUCTOR DEVICE
A method for fabricating a semiconductor device includes: forming a hard mask layer over a semiconductor substrate; forming a trench by etching the semiconductor substrate with the hard mask layer being used; forming a gate dielectric layer on a surface of the trench while hardening the hard mask layer; and forming a gate electrode partially filling the trench over the gate dielectric layer.
N-work function metal with crystal structure
A method includes forming a dummy gate stack over a semiconductor substrate, wherein the semiconductor substrate is comprised in a wafer. The method further includes removing the dummy gate stack to form a recess, forming a gate dielectric layer in the recess, and forming a metal layer in the recess and over the gate dielectric layer. The metal layer has an n-work function. A portion of the metal layer has a crystalline structure. The method further includes filling a remaining portion of the recess with metallic materials, wherein the metallic materials are overlying the metal layer.
Metal gate scheme for device and methods of forming
Gate structures and methods of forming the gate structures are described. In some embodiments, a method includes forming source/drain regions in a substrate, and forming a gate structure between the source/drain regions. The gate structure includes a gate dielectric layer over the substrate, a work function tuning layer over the gate dielectric layer, a metal-containing compound over the work function tuning layer, and a metal over the metal-containing compound, wherein the metal-containing compound comprises the metal as an element of the compound.