Patent classifications
H01L21/4832
PREFORMED LEAD FRAME DEVICE AND LEAD FRAME PACKAGE INCLUDING THE SAME
A preformed lead frame device includes a molding layer and a plurality of spaced-apart lead frame units. The molding layer is made of a polymer material, and includes a plurality of framed portions, and a plurality of longitudinal and transverse frame sections intersecting each other to frame the framed portions. The lead frame units are arranged in an array and made of metal. Each of the lead frame units is embedded in a respective one of the framed portions and includes a plurality of spaced-apart leads.
Wiring substrate and electronic device
A wiring substrate includes a resin layer formed of an insulating resin, a first component, at least a part of which is embedded in the resin layer, a first wiring embedded in the resin layer, the first wiring including an exposed surface exposed from the resin layer at a first surface-side of the resin layer, and a first electrode including a wiring portion and an electrode portion, the wiring portion embedded in the resin layer and connecting to the first component in the resin layer, the electrode portion protruding from the first surface-side of the resin layer to a position higher than the exposed surface of the first wiring.
Power Module with Metal Substrate
A method of forming a power semiconductor module includes providing a substrate of planar sheet metal, forming channels in an upper surface of the substrate that partially extend through a thickness of the substrate and define a plurality of islands in the substrate, mounting a first semiconductor die on a first one of the islands, forming a molded body of encapsulant that covers the substrate, fills the channels, and encapsulates the semiconductor die, forming a hole in the molded body and a recess in the upper surface of the substrate beneath the hole, and arranging a press-fit connector in the hole and forming a mechanical and electrical connection between an interior end of the press-fit connector and the substrate.
SEMICONDUCTOR CHIP PACKAGE DEVICE
Semiconductor chip package device and semiconductor chip package method are provided. The semiconductor chip package device includes: a lead frame, chips, an encapsulating layer, and an electroplating layer. The lead frame includes a first surface, a second surface, first grooves, second grooves, and third grooves. The first grooves are connected to the second grooves to form through holes and the third grooves disposed at ends of the lead frame. The chips are electrically connected to the lead frame. The encapsulating layer is formed by using an encapsulating material to encapsulate the chips and at least a portion of the lead frame. The first grooves are filled with the encapsulating material. The electroplating layer is disposed on the second surface of the lead frame, and extends into the third grooves or into the third grooves and the second grooves.
SEMICONDUCTOR PACKAGE STRUCTURE
A semiconductor package structure and a method for manufacturing the same are provided. The semiconductor package structure includes a substrate, a chip and a dielectric structure. The substrate includes a first portion and a second portion surrounding the first portion. The second portion defines a cavity over the first portion. The chip includes a terminal on an upper surface of the chip. The dielectric structure fills the cavity and laterally encroaches over the upper surface of the chip. The dielectric structure is free from overlapping with the terminal of the chip.
METHOD OF MANUFACTURING SEMICONDUCTOR DEVICES AND CORRESPONDING SEMICONDUCTOR DEVICE
A semiconductor chip is mounted at a first surface of a leadframe and an insulating encapsulation is formed onto the leadframe. An etching mask is applied to a second surface of the leadframe to cover locations of two adjacent rows of electrical contacts as well as a connecting bar between the two adjacent rows which electrically couples the electrical contacts. The second surface is then etched through the etching mask to remove leadframe material at the second surface and define the electrical contacts and connecting bar. The electrical contacts include a distal surface as well as flanks left uncovered by the insulating encapsulation. The etching mask is then removed and the electrical contacts and the connecting bars are used as electrodes in an electroplating of the distal surface and the flanks of the electrical contacts. The connecting bar is then removed from between the two adjacent rows during device singulation.
Semiconductor package having a semiconductor die on a plated conductive layer
In various embodiments, the present disclosure provides semiconductor packages, devices, and methods. In one embodiment, a device includes a die pad, leads that are spaced apart from the die pad, and a semiconductor die on the die pad. The semiconductor die has a first surface and a second surface opposite the first surface. The second surface faces the die pad. An encapsulant is provided on the semiconductor die, the die pad and the leads, and the encapsulant has a first surface opposite the die pad and the leads, and a second surface opposite the first surface. The second surface of the encapsulant extends between the die pad and an adjacent lead. The second surface of the encapsulant is spaced apart from the first surface of the encapsulant by a first distance, and an exposed surface of the die pad is spaced apart from the first surface of the encapsulant by a second distance that is greater than the first distance.
PACKAGE WITH ELEVATED LEAD AND STRUCTURE EXTENDING VERTICALLY FROM ENCAPSULANT BOTTOM
A package is disclosed. In one example, the package comprises a carrier, an electronic component mounted on the carrier, an encapsulant encapsulating at least part of the electronic component and at least part of the carrier and having a bottom side at a first vertical level. At least one lead is electrically coupled with the electronic component and comprising a first lead portion being encapsulated in the encapsulant and a second lead portion extending out of the encapsulant at the bottom side of the encapsulant. A functional structure at the bottom side extends up to a second vertical level different from the first vertical level.
SEMICONDUCTOR PACKAGES INCLUDING ELECTRICAL REDISTRIBUTION LAYERS OF DIFFERENT THICKNESSES AND METHODS FOR MANUFACTURING THEREOF
A semiconductor package is disclosed. In one example, the package includes a non-power chip including a first electrical contact arranged at a first main surface of the non-power chip. The semiconductor package further includes a power chip comprising a second electrical contact arranged at a second main surface of the power chip. A first electrical redistribution layer coupled to the first electrical contact and a second electrical redistribution layer coupled to the second electrical contact. When measured in a first direction vertical to at least one of the first main surface or the second main surface, a maximum thickness of at least a section of the first electrical redistribution layer is smaller than a maximum thickness of the second electrical redistribution layer.
THIN SEMICONDUCTOR PACKAGE AND MANUFACTURING METHOD THEREOF
A thin semiconductor package includes a die paddle and multiple lead fingers made of a metal substrate. A die paddle electroplating layer and a lead finger electroplating layer are formed on the surface of the die paddle and surfaces of the lead fingers, respectively. A die is provided on the die paddle electroplating layer and is electrically connected to the lead finger electroplating layer. The die paddle, the die and the lead fingers are encapsulated by a molding compound. The lower surfaces of the die paddle and the lead fingers are exposed on the bottom surface of the molding compound. The die paddles and the lead fingers are formed by etching the metal substrate instead without using a lead frame.