H01L21/02145

DEVICE OF DIELECTRIC LAYER

A device includes a semiconductive substrate, a fin structure, and an isolation material. The fin structure extends from the semiconductive substrate. The isolation material is over the semiconductive substrate and adjacent to the fin structure, wherein the isolation material includes a first metal element, a second metal element, and oxide.

Method for manufacturing a semiconductor device
11133422 · 2021-09-28 · ·

The performances of a semiconductor device of a memory element are improved. Over a semiconductor substrate, a gate electrode for memory element is formed via overall insulation film of gate insulation film for memory element. The overall insulation film has first insulation film, second insulation film over first insulation film, third insulation film over second insulation film, fourth insulation film over third insulation film, and fifth insulation film over fourth insulation film. The second insulation film is an insulation film having charge accumulation function. Each band gap of first insulation film and third insulation film is larger than the band gap of second insulation film. The third insulation film is polycrystal film including high dielectric constant material containing metallic element and oxygen. Fifth insulation film is polycrystal film including the same material as that for third insulation film. Fourth insulation film includes different material from that for third insulation film.

SIMULTANEOUS SELECTIVE DEPOSITION OF TWO DIFFERENT MATERIALS ON TWO DIFFERENT SURFACES

In some embodiments, methods are provided for simultaneously and selectively depositing a first material on a first surface of a substrate and a second, different material on a second, different surface of the same substrate using the same reaction chemistries. For example, a first material may be selectively deposited on a metal surface while a second material is simultaneously and selectively deposited on an adjacent dielectric surface. The first material and the second material have different material properties, such as different etch rates.

Device of dielectric layer

A device includes a semiconductor fin and a shallow trench isolation (STI) structure. The semiconductor fin extends from a semiconductor substrate. The STI structure is around a lower portion of the semiconductor fin, and the STI structure includes a liner layer and an isolation material. The liner layer includes a metal-contained ternary dielectric material. The isolation material is over the liner layer.

Selective Removal of an Etching Stop Layer for Improving Overlay Shift Tolerance
20210098264 · 2021-04-01 ·

An example embodiment of the present disclosure involves a method for semiconductor device fabrication. The method comprises providing a structure that includes a conductive component and an interlayer dielectric (ILD) that includes silicon and surrounds the conductive component, and forming, over the conductive component and the ILD, an etch stop layer (ESL) that includes metal oxide. The ESL includes a first portion in contact with the conductive component and a second portion in contact with the ILD. The method further comprises baking the ESL to transform the metal oxide located in the second portion of the ESL into metal silicon oxide, and selectively etching the ESL so as to remove the first portion of the ESL but not the second portion of the ESL.

SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME
20210111193 · 2021-04-15 ·

The first gate insulating film is an insulating film made of silicon oxide, and to which hafnium (Hf) is added without addition of aluminum (Al). Also, the second gate insulating film is an insulating film made of silicon oxide, and to which aluminum is added without addition of hafnium. The third gate insulating film is an insulating film made of silicon oxide, and to which aluminum is added. Further, the fourth gate insulating film is an insulating film made of silicon oxide, and to which hafnium is added. Accordingly, it is possible to reduce the power consumption of the semiconductor device.

ENHANCEMENT MODE III-NITRIDE DEVICES HAVING AN AL1-XSIXO GATE INSULATOR

A transistor includes a III-N channel layer; a III-N barrier layer on the III-N channel layer; a source contact and a drain contact, the source and drain contacts electrically coupled to the III-N channel layer; an insulator layer on the III-N barrier layer; a gate insulator partially on the insulator layer and partially on the III-N channel layer, the gate insulator including an amorphous Al.sub.1-xSi.sub.xO layer with 0.2<x<0.8; and a gate electrode over the gate insulator, the gate electrode being positioned between the source and drain contacts.

DOPED ENCAPSULATION MATERIAL FOR DIAMOND SEMICONDUCTORS
20210083070 · 2021-03-18 ·

According to some embodiments, a method for stabilizing electrical properties of a diamond semiconductor comprises terminating a surface of a diamond with hydrogen (H) or deuterium (D) atoms and over-coating the surface of the diamond with an encapsulating material comprising metal oxide salt doped with one or more elements capable of generating negative charge in the metal oxide salt.

METHODS FOR DEPOSITING A TRANSITION METAL CHALCOGENIDE FILM ON A SUBSTRATE BY A CYCLICAL DEPOSITION PROCESS
20210005450 · 2021-01-07 ·

Systems for depositing a transition metal chalcogenide film on a substrate by cyclical deposition process are disclosed. The methods may include, contacting the substrate with at least one transition metal containing vapor phase reactant comprising at least one of a hafnium precursor, or a zirconium precursor, and contacting the substrate with at least one chalcogen containing vapor phase reactant. Semiconductor device structures including a transition metal chalcogenide film deposited by the methods of the disclosure are also provided.

METHODS FOR FORMING A METAL SILICATE FILM ON A SUBSTRATE IN A REACTION CHAMBER AND RELATED SEMICONDUCTOR DEVICE STRUCTURES
20210005723 · 2021-01-07 ·

Methods for forming a metal silicate film on a substrate in a reaction chamber by a cyclical deposition process are provided. The methods may include: regulating the temperature of a hydrogen peroxide precursor below a temperature of 70 C. prior to introduction into the reaction chamber, and depositing the metal silicate film on the substrate by performing at least one unit deposition cycle of a cyclical deposition process. Semiconductor device structures including a metal silicate film formed by the methods of the disclosure are also provided.