Patent classifications
H01L21/02645
METHOD OF SELECTIVE FILM DEPOSITION AND SEMICONDUCTOR FEATURE MADE BY THE METHOD
A method for manufacturing a semiconductor feature includes: alternatingly forming first and second dielectric layers on a semiconductor substrate along a vertical direction; forming multiple spaced-apart trenches penetrating the first and second dielectric layers; forming multiple support segments filling the trenches; removing the second dielectric layers to form multiple spaces; forming multiple conductive layers filling the spaces; removing the support segments to expose the conductive layers and the first dielectric layers; selectively forming a blocking layer covering the first dielectric layers outside of the conductive layers; forming multiple selectively-deposited sub-layers on the exposed conductive layers outside of the blocking layer and each connected to one of the conductive layers; forming multiple channel sub-layers on the selectively-deposited sub-layers outside of the blocking layer; removing the blocking layer; forming multiple isolation sub-layers filling the trenches; and forming multiple source/drain segments each connected to corresponding ones of the channel sub-layers.
Crystalline semiconductor layer formed in BEOL processes
A crystalline channel layer of a semiconductor material is formed in a backend process over a crystalline dielectric seed layer. A crystalline magnesium oxide MgO is formed over an amorphous inter-layer dielectric layer. The crystalline MgO provides physical link to the formation of a crystalline semiconductor layer thereover.
Method of manufacturing semiconductor device, substrate processing apparatus, and recording medium
There is provided a technique that includes: (a) forming a silicon seed layer on a substrate by performing a cycle a predetermined number of times, the cycle including non-simultaneously performing: (a1) supplying a first gas containing halogen and silicon to the substrate; and (a2) supplying a second gas containing hydrogen to the substrate; and (b) forming a film containing silicon on the silicon seed layer by supplying a third gas containing silicon to the substrate, wherein a pressure of a space in which the substrate is located in (a2) is set higher than a pressure of the space in which the substrate is located in (a1).
FIN STRUCTURE WITH REDUCED DEFECTS AND MANUFACTURING METHOD THEREOF
Implementations described herein provide a method that includes implanting a dopant and carbon in a portion of a substrate of a semiconductor device. The method also includes depositing a first silicon-based layer on the portion of the substrate, the first silicon-based layer reacting with the carbon to form a diffusion region on the portion of the substrate. The method further includes forming a recessed portion of the semiconductor device, the recessed portion extending through the first silicon-based layer and the diffusion region and partially extending into the portion of the substrate. The method additionally includes depositing a second silicon-based layer within the recessed portion. The method further includes etching one or more portions of the second silicon-based layer and the portion of the substrate to form a set of fin structures that include the second silicon-based layer and the portion of the substrate having the dopant and the carbon implanted.
Methods for selectively depositing an amorphous silicon film on a substrate
A method for selectively depositing an amorphous silicon film on a substrate comprising a metallic nitride surface and a metallic oxide surface is disclosed. The method may include; providing a substrate within a reaction chamber, heating the substrate to a deposition temperature, contacting the substrate with silicon iodide precursor, and selectively depositing the amorphous silicon film on the metallic nitride surface relative to the metallic oxide surface. Semiconductor device structures including an amorphous silicon film deposited by selective deposition methods are also disclosed.
FABRICATION OF A SEMICONDUCTOR DEVICE
Embodiments of the invention relate to a method for fabricating a semiconductor structure comprising a semiconductor material, and a semiconductor substrate fabricated from the method. The method can include a step of providing a template structure. The template structure can comprise an opening, a cavity and a seed structure. The seed structure can comprise a seed material and a seed surface. An inner surface of the template structure can comprise at least one metallic surface area comprising a metallic material. The embodied method further comprises a step of growing the semiconductor structure within the cavity of the template structure from the seed surface along the metallic surface area.
ON-DIE FORMATION OF SINGLE-CRYSTAL SEMICONDUCTOR STRUCTURES
Methods, systems, and devices for on-die formation of single-crystal semiconductor structures are described. In some examples, a layer of semiconductor material may be deposited above one or more decks of memory cells and divided into a set of patches. A respective crystalline arrangement of each patch may be formed based on nearly or partially melting the semiconductor material, such that nucleation sites remain in the semiconductor material, from which respective crystalline arrangements may grow. Channel portions of transistors may be formed at least in part by doping regions of the crystalline arrangements of the semiconductor material. Accordingly, operation of the memory cells may be supported by lower circuitry (e.g., formed at least in part by doped portions of a crystalline semiconductor substrate), and upper circuitry (e.g., formed at least in part by doped portions of a semiconductor deposited over the memory cells and formed with a crystalline arrangement in-situ).
Germanium containing nanowires and methods for forming the same
Provided herein are tapered nanowires that comprise germanium and gallium, as well as methods of forming the same. The described nanowires may also include one or more sections of a second semiconductor material. Methods of the disclosure may include vapor-liquid-solid epitaxy with a gallium catalyst. The described methods may also include depositing a gallium seed on a surface of a substrate by charging an area of the substrate using an electron beam, and directing a gallium ion beam across the surface of the substrate.
IC including back-end-of-line (BEOL) transistors with crystalline channel material
IC device including back-end-of-line (BEOL) transistors with crystalline channel material. A BEOL crystalline seed may be formed over a dielectric layer that has been planarized over a front-end-of-line (FEOL) transistor level that employs a monocrystalline substrate semiconductor. The BEOL crystalline seed may be epitaxial to the substrate semiconductor, or may have crystallinity independent of that of the substrate semiconductor. The BEOL crystalline seed may comprise a first material having a higher melt temperature than a melt material formed over the seed and over the dielectric layer. Through rapid melt growth, the melt material may be heated to a temperature sufficient to transition from an as-deposited state to a more crystalline state that is derived from, and therefore associated with, the BEOL crystalline seed. A BEOL transistor may then be fabricated from the crystallized material.
SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD THEREFOR
Disclosed are a semiconductor structure and a manufacturing method therefor, solving a problem that a surface of an epitaxial layer is not easy to flatten as the epitaxial layer has a large stress. The semiconductor structure includes: a substrate; a patterned AlN/AlGaN seed layer on the substrate; and an AlGaN epitaxial layer formed on the patterned AlN/AlGaN seed layer.