Patent classifications
H10D1/684
Methods of operating ferroelectric memory cells, and related ferroelectric memory cells and capacitors
Methods of operating a ferroelectric memory cell. The method comprises applying one of a positive bias voltage and a negative bias voltage to a ferroelectric memory cell comprising a capacitor including a top electrode, a bottom electrode, a ferroelectric material between the top electrode and the bottom electrode, and an interfacial material between the ferroelectric material and one of the top electrode and the bottom electrode. The method further comprises applying another of the positive bias voltage and the negative bias voltage to the ferroelectric memory cell to switch a polarization of the ferroelectric memory cell, wherein an absolute value of the negative bias voltage is different from an absolute value of the positive bias voltage. Ferroelectric memory cells are also described.
Method of manufacturing semiconductor device
A method of manufacturing a semiconductor device includes: forming a conductive film over a semiconductor substrate; forming a first ferroelectric film over the conductive film; forming an amorphous second ferroelectric film over the first ferroelectric film; forming a transition metal oxide material film containing ruthenium over the second ferroelectric film; forming a first conductive metal oxide film over the transition metal oxide material film without exposing the transition metal oxide material film to the air; annealing and crystallizing the second ferroelectric film; and patterning the first conductive metal oxide film, the first ferroelectric film, the second ferroelectric film, and the conductive film to form a ferroelectric capacitor.
THIN FILM LAMINATE STRUCTURE, INTEGRATED DEVICE INCLUDING THE SAME, AND METHOD OF MANUFACTURING THE THIN FILM LAMINATE STRUCTURE
A thin film laminate structure, an integrated device including the same, and a method of manufacturing the thin film laminate structure are provided. The thin film laminate structure includes two or more dielectric layers, wherein at least one of the dielectric layers of the thin film laminate structure includes a compound represented by Formula 1 and having a perovskite-type crystal structure having a B/B composition ratio different from that of a remainder of the dielectric layers:
AB.sub.1-xB.sub.xO.sub.3<Formula 1> wherein, in Formula 1, A, B, B, and x are the same as defined in the specification.
Method for manufacturing semiconductor structure, semiconductor structure, and memory
A method for manufacturing a semiconductor structure includes the following operations. A substrate is provided. A lower electrode is formed on the substrate. A capacitor dielectric layer is formed on a surface of the lower electrode. The capacitor dielectric layer includes at least one zirconium oxide layer. The capacitor dielectric layer is subjected with microwave annealing treatment to convert a crystal phase of zirconium oxide to a tetragonal crystal phase. An upper electrode is formed on a surface of the capacitor dielectric layer.
Semiconductor devices including a support for an electrode and methods of forming semiconductor devices including a support for an electrode
Semiconductor devices are provided. Each of the semiconductor devices may include a plurality of electrodes. Moreover, each of the semiconductor devices may include a supporting pattern connected to sidewalls of the plurality of electrodes. Related methods of forming semiconductor devices are also provided. For example, the methods may include forming the supporting pattern before forming the plurality of electrodes.
Ferroelectric random-access memory with pre-patterned oxygen barrier
Structure of F-RAM cells are described. The F-RAM cell include a contact extending through a first dielectric layer on a surface of a substrate. A barrier structure is formed over the contact by depositing and patterning a barrier layer. A second dielectric layer is deposited over the patterned barrier layer and planarized to expose a top surface of the barrier structure. A ferro-stack is deposited and patterned over the barrier structure to form a ferroelectric capacitor. A bottom electrode of the ferroelectric capacitor is electrically coupled to the diffusion region of the MOS transistor through the barrier structure. The barrier layer is conductive so that a bottom electrode of the ferroelectric capacitor is electrically coupled to the contact through the barrier structure. In one embodiment, patterning barrier layer comprises concurrently forming a local interconnect (LI) on a top surface of the first dielectric layer.
DRAM Capacitors and Methods for Forming the Same
Embodiments provided herein describe capacitor stacks and methods for forming capacitor stacks. A first electrode is formed above a substrate. A dielectric layer is formed above the first electrode. The dielectric layer includes zirconium. A second electrode is formed above the dielectric layer. At least one of the first electrode and the second electrode includes iridium.
Graded dielectric structures
Graded dielectric layers and methods of fabricating such dielectric layers provide dielectrics in a variety of electronic structures for use in a wide range of electronic devices and systems. In an embodiment, a dielectric layer is graded with respect to a doping profile across the dielectric layer. In an embodiment, a dielectric layer is graded with respect to a crystalline structure profile across the dielectric layer. In an embodiment, a dielectric layer is formed by atomic layer deposition incorporating sequencing techniques to generate a doped dielectric material.
DOPED FERROELECTRIC HAFNIUM OXIDE FILM DEVICES
Techniques for forming an electronic device having a ferroelectric film are described. The electronic device comprises a ferroelectric material having one or more crystalline structures. The one or more crystalline structures may comprise hafnium, oxygen, and one or more dopants. The one or more dopants are distributed in the ferroelectric material to form a first layer, a second layer, and a third layer. The second layer is positioned between the first layer and the third layer. Distribution of one or more dopants within the first layer, the second layer, and the third layer may promote a crystalline structure to have an orthorhombic phase.
METHODS OF OPERATING FERROELECTRIC MEMORY CELLS, AND RELATED FERROELECTRIC MEMORY CELLS AND CAPACITORS
Methods of operating a ferroelectric memory cell. The method comprises applying one of a positive bias voltage and a negative bias voltage to a ferroelectric memory cell comprising a capacitor including a top electrode, a bottom electrode, a ferroelectric material between the top electrode and the bottom electrode, and an interfacial material between the ferroelectric material and one of the top electrode and the bottom electrode. The method further comprises applying another of the positive bias voltage and the negative bias voltage to the ferroelectric memory cell to switch a polarization of the ferroelectric memory cell, wherein an absolute value of the negative bias voltage is different from an absolute value of the positive bias voltage. Ferroelectric memory cells are also described.